Two-parallel Reed-Solomon based FEC architecture for optical communications

被引:18
|
作者
Lee, Seungbeom [1 ]
Choi, Chang-Seok [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2008年 / 5卷 / 10期
关键词
Reed-Solomon code; forward error correction; two-parallel;
D O I
10.1587/elex.5.374
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed Forward Error Correction (FEC) architecture based on two-parallel Reed-Solomon (RS) decoder for 10 and 40-Gb/s optical communication systems. A highspeed two-parallel RS(255, 239) decoder has been proposed and the derived structure can also be applied to implement the 10 and 40-Gb/s RS FEC architectures. The implementation results show that 16-Ch. RS FEC architecture can operate at a clock frequency of 160MHz and has a throughput of 41 Gb/s for the Xilinx Virtex4 FPGA. Also, RS FEC operates at a clock frequency of 400MHz and has a throughput of 102 Gb/s for 0.18-mu m CMOS technology.
引用
收藏
页码:374 / 380
页数:7
相关论文
共 50 条
  • [1] 16-Channel Two-Parallel Reed-Solomon Based Forward Error Correction Architecture for Optical Communications
    Ji, Wenjie
    Zhang, Wei
    Peng, Xingru
    Liang, Zhibin
    2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 239 - 243
  • [2] 40-Gb/s Two-Parallel Reed-Solomon based Forward Error Correction Architecture for Optical Communications
    Lee, Seungbeom
    Lee, Hanho
    Choi, Chang-Seok
    Shin, Jongyoon
    Ko, Je-Soo
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 882 - +
  • [3] High-Speed Two-Parallel Concatenated BCH-Based Super-FEC Architecture for Optical Communications
    Yoon, Sangho
    Lee, Hanho
    Lee, Kihoon
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (04) : 769 - 777
  • [4] 100-Gb/s Three-Parallel Reed-Solomon based Foward Error Correction Architecture for Optical Communications
    Lee, Hanho
    Choi, Chang-Seok
    Shin, Jongyoon
    Ko, Je-Soo
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 265 - +
  • [5] A fast parallel Reed-Solomon decoder on a reconfigurable architecture
    Koohi, A
    Bagherzadeh, N
    Pan, CZ
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 59 - 64
  • [6] TWO-PARALLEL CONCATENATED BCH SUPER-FEC ARCHITECTURE FOR 100-GB/S OPTICAL COMMUNICATIONS
    Yoon, Sangho
    Lee, Hanho
    Lee, Kihoon
    Choi, Chang-Seok
    Shin, Jongyoon
    Kim, Jongho
    Ko, Je-Soo
    SIPS: 2009 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2009, : 36 - +
  • [7] Parallel architecture for high-speed Reed-Solomon codec
    Matsushima, TK
    Matsushima, T
    Hirasawa, S
    ITS '98 PROCEEDINGS - SBT/IEEE INTERNATIONAL TELECOMMUNICATIONS SYMPOSIUM, VOLS 1 AND 2, 1998, : 468 - 473
  • [8] Reconfigurable adaptive FEC system based on Reed-Solomon code with interleaving
    Shimizu, K
    Togawa, N
    Ikenaga, T
    Goto, S
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07): : 1526 - 1537
  • [9] Reed-Solomon Codes for Satellite Communications
    Liu, Yongmei
    Guan, Yong
    Zhang, Jie
    Wang, Guohui
    Zhang, Yan
    2009 IITA INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS ENGINEERING, PROCEEDINGS, 2009, : 246 - +
  • [10] Architecture for a Smart Reed-Solomon Decoder
    Boutillon, E
    Dehamel, A
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 236 - 239