Dynamic Fault-tolerant Design for Array Processors Based on Immunology

被引:0
|
作者
Wu Ze-jun [1 ]
Wang Xin-an [1 ]
Li Guo-liang [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen 518055, Peoples R China
关键词
Array processor; Dynamic fault-tolerant design; Immunology principle;
D O I
10.1109/ICACC.2010.5487226
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Inspired by the biological immunology principle and using its property of autonomy, learning and memory for reference, this paper focuses on the fault-tolerant design method of array processors which has real-time detection and dynamic configuration capabilities, to improve the chip's reliability by ensuring that when fault occurs in one or more of processor elements the chip can also work normally. This paper discusses the heterogeneous features of array processors, the structure of resource node and communication node. Research the fault-tolerance strategy of array processor, and the immune response mechanism of array processor, to achieve the real-time immune process of perception, training, response and feedback. This paper focuses on researching the structure and the algorithm of router switch unit with 90mm technology which has the dynamic fault-tolerant function. It has the guiding significance on R & D of array processors for industry circles.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [41] FAULT-TOLERANT VLSI PROCESSOR ARRAY FOR THE SVD
    CAVALLARO, JR
    NEAR, CD
    UYAR, MU
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 176 - 180
  • [42] Dynamic fault-tolerant clock synchronization
    Dolev, Danny, 1600, (ACM, New York):
  • [43] From massively parallel image processors to fault-tolerant nanocomputers
    Han, H
    Jonker, P
    PROCEEDINGS OF THE 17TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION, VOL 3, 2004, : 2 - 7
  • [44] Time-shared TMR for fault-tolerant CORDIC processors
    Kwak, JH
    Piuri, V
    Swartzlander, EE
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 1241 - 1244
  • [45] USE OF A-STAR-N+B CODES FOR FAULT-TOLERANT BIT-SERIAL ARRAY PROCESSORS
    PIURI, V
    EIGHTH ANNUAL INTERNATIONAL PHOENIX CONFERENCE ON COMPUTERS AND COMMUNICATIONS: 1989 CONFERENCE PROCEEDINGS, 1989, : 9 - 13
  • [46] Fault-Tolerant Deployment of Dataflow Applications Using Virtual Processors
    van Kampenhout, Reinier
    Stuijk, Sander
    Goossens, Kees
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 77 - 84
  • [47] Fault-tolerant interface between quantum memories and quantum processors
    Nautrup, Hendrik Poulsen
    Friis, Nicolai
    Briegel, Hans J.
    NATURE COMMUNICATIONS, 2017, 8
  • [48] Analysis and Optimization of Fault-Tolerant Embedded Systems with Hardened Processors
    Izosimov, Viacheslav
    Polian, Ilia
    Pop, Paul
    Eles, Petru
    Peng, Zebo
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 682 - +
  • [49] Fault-tolerant interface between quantum memories and quantum processors
    Hendrik Poulsen Nautrup
    Nicolai Friis
    Hans J. Briegel
    Nature Communications, 8