Dynamic Fault-tolerant Design for Array Processors Based on Immunology

被引:0
|
作者
Wu Ze-jun [1 ]
Wang Xin-an [1 ]
Li Guo-liang [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Key Lab Integrated Microsyst, Shenzhen 518055, Peoples R China
关键词
Array processor; Dynamic fault-tolerant design; Immunology principle;
D O I
10.1109/ICACC.2010.5487226
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Inspired by the biological immunology principle and using its property of autonomy, learning and memory for reference, this paper focuses on the fault-tolerant design method of array processors which has real-time detection and dynamic configuration capabilities, to improve the chip's reliability by ensuring that when fault occurs in one or more of processor elements the chip can also work normally. This paper discusses the heterogeneous features of array processors, the structure of resource node and communication node. Research the fault-tolerance strategy of array processor, and the immune response mechanism of array processor, to achieve the real-time immune process of perception, training, response and feedback. This paper focuses on researching the structure and the algorithm of router switch unit with 90mm technology which has the dynamic fault-tolerant function. It has the guiding significance on R & D of array processors for industry circles.
引用
收藏
页码:16 / 20
页数:5
相关论文
共 50 条
  • [21] Fault-tolerant nanoscale processors on semiconductor nanowire grids
    Moritz, Csaba Andras
    Wang, Teng
    Narayanan, Pritish
    Leuchtenburg, Michael
    Guo, Yao
    Dezan, Catherine
    Bermaser, Mahmoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2422 - 2437
  • [22] THE DIOGENES APPROACH TO TESTABLE FAULT-TOLERANT ARRAYS OF PROCESSORS
    ROSENBERG, AL
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (10) : 902 - 910
  • [23] Fault-tolerant high-performance cordic processors
    Kwak, JH
    Piuri, V
    Swartzlander, EE
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2000, : 164 - 172
  • [24] DFTS: A dynamic fault-tolerant scheduling for real-time tasks in multicore processors
    Mottaghi, Mohammad H.
    Zarandi, Hamid R.
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (01) : 88 - 97
  • [25] CLUSTERED PROCESSORS HIKE PERFORMANCE OF FAULT-TOLERANT SYSTEMS
    WARREN, C
    ELECTRONIC DESIGN, 1983, 31 (13) : 38 - 38
  • [26] Power-effective fault-tolerant VLIW processors
    Chen, YY
    Tai, CC
    8TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL V, PROCEEDINGS: COMPUTER SCIENCE AND ENGINEERING, 2004, : 156 - 161
  • [27] SELF-RECONFIGURING INTERCONNECTION NETWORK FOR A FAULT-TOLERANT MESH-CONNECTED ARRAY OF PROCESSORS
    PATERAS, S
    RAJSKI, J
    ELECTRONICS LETTERS, 1988, 24 (10) : 600 - 602
  • [28] A fault-tolerant dynamic fetch policy for SMT processors in multi-bus environments
    Fechner, Bernhard
    PAR ELEC 2006: INTERNATIONAL SYMPOSIUM ON PARALLEL COMPUTING IN ELECTRICAL ENGINEERING, PROCEEDINGS, 2006, : 31 - 36
  • [29] FAULT-TOLERANT VLSI DESIGN
    SIEWIOREK, D
    RENNELS, D
    COMPUTER, 1980, 13 (12) : 51 - 53
  • [30] Design of nMOS fault-tolerant parallel processing array for image analysis
    Le, K.
    Nickolls, P.
    National Conference Publication - Institution of Engineers, Australia, 1989, (89 pt 10):