High-Throughput Low-Complexity Four-Parallel Reed-Solomon Decoder Architecture for High-Rate WPAN Systems

被引:2
|
作者
Choi, Chang-Seok [1 ]
Ahn, Hyo-Jin [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
forward error correction (FEC); Reed-Solomon (RS); decoder; mmWAVE; WPAN; MODIFIED EUCLID ALGORITHM; OPTICAL COMMUNICATIONS; VLSI DESIGN;
D O I
10.1587/transcom.E94.B.1332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-throughput low-complexity four-parallel Reed-Solomon (RS) decoder for high-rate WPAN systems. Four-parallel processing is used to achieve 12-Gbps data throughput and low hardware complexity. Also, the proposed pipelined folded Degree-Computationless Modified Euclidean (fDCME) algorithm is used to implement the key equation solver (KES) block, which provides low hardware complexity for the RS decoder. The proposed four-parallel RS decoder is implemented 90-nm CMOS technology optimized for a 1.2 V supply voltage. The implementation result shows that the proposed RS decoder can be operated at a clock frequency of 400 MHz and has a data throughput 12.8-Gbps. The proposed four-parallel RS decoder architecture has high data processing rate and low hardware complexity. Therefore it can be applied in the FEC devices for next-generation high-rate WPAN systems with data rate of 10-Gbps and beyond.
引用
收藏
页码:1332 / 1338
页数:7
相关论文
共 50 条
  • [41] Low-power high-efficiency architecture for low-complexity chase soft-decision Reed-Solomon decoding
    Zhang, W.
    Wang, J.
    Wang, H.
    Liu, Y. Y.
    Jiang, Z.
    Wu, S. Q.
    IET COMMUNICATIONS, 2012, 6 (17) : 3046 - 3052
  • [42] Low-complexity high-throughput decoding architecture for convolutional codes
    Ran Xu
    Kevin Morris
    Graeme Woodward
    Taskin Kocak
    EURASIP Journal on Wireless Communications and Networking, 2012
  • [43] Low-complexity high-throughput decoding architecture for convolutional codes
    Xu, Ran
    Morris, Kevin
    Woodward, Graeme
    Kocak, Taskin
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2012, : 1 - 14
  • [44] Modified Polynomial Selection Architecture for Low-complexity Chase Decoding of Reed-Solomon Codes
    Wang, Hao
    Zhang, Wei
    Pan, Boyang
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1791 - 1794
  • [45] High-Throughput and Low-Complexity Binary Arithmetic Decoder based on Logarithmic Domain
    Yu, Quanhe
    Zheng, Xiaozhen
    Zheng, Jianhua
    He, Yun
    Yu, Wei
    Wang, Dadong
    Chen, Junyou
    Xu, Yangyang
    2015 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2015, : 3305 - 3309
  • [46] High-Throughput Low-Latency Encoder and Decoder for a Class of Generalized Reed-Solomon Codes for Short-Reach Optical Communications
    Zheng, Bo
    Condo, Carlo
    Gross, Warren J.
    Liboiron-Ladouceur, Odile
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) : 670 - 674
  • [47] A Study Into High-Throughput Decoder Architectures For High-Rate LDPC Codes
    Ueng, Yeong-Luh
    Cheng, Chung-Chao
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 347 - 350
  • [48] A Low-Complexity and High-Throughput RTL Design of a BCH (15,7) Decoder
    Setiawan, Hendra
    JOURNAL OF ICT RESEARCH AND APPLICATIONS, 2012, 6 (02) : 112 - 130
  • [49] A High-Throughput LDPC Decoder Architecture With Rate Compatibility
    Zhang, Kai
    Huang, Xinming
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (04) : 839 - 847
  • [50] A Novel High-Throughput, Low-Complexity Bit-Flipping Decoder for LDPC Codes
    Le, Khoa
    Ghaffari, Fakhreddine
    Declercq, David
    Vasic, Bane
    Winstead, Chris
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2017, : 126 - 131