High-Throughput Low-Complexity Four-Parallel Reed-Solomon Decoder Architecture for High-Rate WPAN Systems

被引:2
|
作者
Choi, Chang-Seok [1 ]
Ahn, Hyo-Jin [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
forward error correction (FEC); Reed-Solomon (RS); decoder; mmWAVE; WPAN; MODIFIED EUCLID ALGORITHM; OPTICAL COMMUNICATIONS; VLSI DESIGN;
D O I
10.1587/transcom.E94.B.1332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-throughput low-complexity four-parallel Reed-Solomon (RS) decoder for high-rate WPAN systems. Four-parallel processing is used to achieve 12-Gbps data throughput and low hardware complexity. Also, the proposed pipelined folded Degree-Computationless Modified Euclidean (fDCME) algorithm is used to implement the key equation solver (KES) block, which provides low hardware complexity for the RS decoder. The proposed four-parallel RS decoder is implemented 90-nm CMOS technology optimized for a 1.2 V supply voltage. The implementation result shows that the proposed RS decoder can be operated at a clock frequency of 400 MHz and has a data throughput 12.8-Gbps. The proposed four-parallel RS decoder architecture has high data processing rate and low hardware complexity. Therefore it can be applied in the FEC devices for next-generation high-rate WPAN systems with data rate of 10-Gbps and beyond.
引用
收藏
页码:1332 / 1338
页数:7
相关论文
共 50 条
  • [21] High-throughput and low-power architectures for Reed Solomon decoder
    Kumar, Akash
    Sawitzki, Sergei
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 990 - 994
  • [22] A low-complexity Reed-Solomon decoder using new key equation solver
    Xie, Jun
    Yuan, Songxin
    Tu, Xiaodong
    Zhang, Chongfu
    OPTICAL TRANSMISSION, SWITCHING, AND SUBSYSTEMS IV, PTS 1 AND 2, 2006, 6353
  • [23] Low-complexity Reed-Solomon Decoder for Blu-ray Disc Applications
    Lu, Yung-Kuei
    Shieh, Ming-Der
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 359 - 362
  • [24] A New High-Speed Architecture for Reed-Solomon Decoder
    Zhou, Xun
    He, Xu
    Zhou, Liang
    NSWCTC 2009: INTERNATIONAL CONFERENCE ON NETWORKS SECURITY, WIRELESS COMMUNICATIONS AND TRUSTED COMPUTING, VOL 1, PROCEEDINGS, 2009, : 321 - 325
  • [25] Pipelined recursive modified Euclidean algorithm block for low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    ELECTRONICS LETTERS, 2003, 39 (19) : 1371 - 1372
  • [26] High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm
    Park, Jeong-In
    Lee, Kihoon
    Choi, Chang-Seok
    Lee, Hanho
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 452 - 455
  • [27] High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm and Its Folded Architecture
    Park, Jeong-In
    Lee, Kihoon
    Choi, Chang-Seok
    Lee, Hanho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (03) : 193 - 202
  • [28] NOVEL PIPELINED INTERPOLATOR FOR REED-SOLOMON DECODER BASED ON LOW-COMPLEXITY CHASE DECODING
    Wang, Hao
    Zhang, Wei
    Liu, Yanyan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (10)
  • [29] Modified Low-Complexity Chase Soft-Decision Decoder of Reed-Solomon Codes
    Zhang, Xinmiao
    Zhu, Jiangli
    Zhang, Wei
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (01): : 3 - 13
  • [30] An Efficient Interpolation Based Erasure-Only Decoder for High-Rate Reed-Solomon Codes
    Guo, Qian
    Kan, Haibin
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (05) : 978 - 981