Optimal Selection of SRAM Bit-Cell Size for Power Reduction in Video Compression

被引:4
|
作者
Kim, Hyun [1 ]
Chang, Ik Joon [2 ]
Lee, Hyuk-Jae [1 ]
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Kyung Hee Univ, Dept Elect & Radio Engn, Seoul 17104, South Korea
关键词
Adaptive static random-access memory (SRAM) bit-cell sizing; energy-quality scalable circuits and systems; low-power SRAM; video compression; video quality optimization; SUBTHRESHOLD SRAM; ARCHITECTURE DESIGN; FAILURE PROBABILITY; H.264/AVC ENCODER; NM CMOS; PREDICTION; SCHEME; MEMORY; ARRAY; READ;
D O I
10.1109/JETCAS.2018.2828129
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In mobile multimedia devices with video compression capability, a large amount of power consumption is incurred by storing video data in static random-access memories (SRAMs). The power consumption by SRAM access is reduced by decreasing the supply voltage but the decreased supply voltage may cause data loss stored in the SRAM. To reduce the probability of data loss, previous research attempts to increase the SRAM cell size, which incurs a large area overhead. To minimize the area penalty by increasing the SRAM cell size, this paper proposes a novel method to adaptively select the cell sizes of SRAMs according to their sensitivities to the quality degradation in video compression while maintaining the total SRAM area. In order to decide the optimal size for embedded SRAMs, optimization based on Lagrange multipliers and Karush-Kuhn-Tucker conditions is proposed. The proposed optimization significantly reduces the number of simulations necessary to determine the optimal combination of SRAM bit-cell sizes. By applying the proposed heterogeneous SRAM cell sizing scheme along with the proposed optimization scheme, the hest Bjontegaard delta peak signal-to-noise ratio (BDPSNR) improvement is achieved. Simulation results show that the proposed approach remarkably improves the video quality by up to 3.72 dB in BDPSNR compared with the conventional SRAM with an identical cell size. These results imply that the proposed heterogeneous SRAM allows a reduction of the supply voltage while maintaining the video quality.
引用
收藏
页码:431 / 443
页数:13
相关论文
共 50 条
  • [31] Design and parametric characterization of CNTFET based stable static random access bit-cell for low-power applications
    Yadav, Divyansh
    Bhargava, Anuja
    Mani, Elangovan
    Sachdeva, Ashish
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2025, 190
  • [32] Subtracted Bit Representation and Frame Number Reduction using Adjacent Pixel Correlation for Video Compression
    Charan, S. G.
    Reddy, Chaya
    PROCEEDING OF THE THIRD INTERNATIONAL SYMPOSIUM ON WOMEN IN COMPUTING AND INFORMATICS (WCI-2015), 2015, : 149 - 154
  • [33] Sub-threshold 10T SRAM bit cell with read/write XY selection
    Feki, Anis
    Allard, Bruno
    Turgis, David
    Lafont, Jean-Christophe
    Drissi, Faress Tissafi
    Abouzeid, Fady
    Haendler, Sebastien
    SOLID-STATE ELECTRONICS, 2015, 106 : 1 - 11
  • [34] Single Bit -Line 10T SRAM cell for Low power and High SNM
    Banga, Himanshu
    Agarwal, Dheeraj
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 433 - 438
  • [35] A Novel Low Power Single Bit SRAM Cell Using Quasi-Adiabatic Logic
    Islam, Mohammad Redwan
    Karmaker, Susmita
    Ibtesham, Md Abrar
    Rahman, Irfan
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [36] Structural Analysis of Low Power and Leakage Power Reduction of Different Types of SRAM Cell Topologies
    Choudhari, Shruti H.
    Jayakrishnan, P.
    2019 INNOVATIONS IN POWER AND ADVANCED COMPUTING TECHNOLOGIES (I-PACT), 2019,
  • [37] Standby Power Reduction and SRAM Cell Optimization for 65nm Technology
    Lakshminarayanan, S.
    Joung, J.
    Narasimhan, G.
    Kapre, R.
    Slanina, M.
    Tung, J.
    Whately, M.
    Hou, C-L.
    Liao, W-J.
    Lin, S-C.
    Ma, P-G.
    Fan, C-W.
    Hsieh, M-C.
    Liu, F-C.
    Yeh, K-L.
    Tseng, W-C.
    Lu, S. W.
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 471 - +
  • [38] Analysis of leakage current and power reduction techniques in FinFET based SRAM cell
    Kushwah R.S.
    Sikarwar V.
    Radioelectronics and Communications Systems, 2015, 58 (07) : 312 - 321
  • [39] PERCEPTION-BASED HIGH DYNAMIC RANGE VIDEO COMPRESSION WITH OPTIMAL BIT-DEPTH TRANSFORMATION
    Zhang, Yang
    Reinhard, Erik
    Bull, David
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 1321 - 1324
  • [40] Object-based video compression scheme with optimal BIT allocation among shape, motion and texture
    Wang, HH
    Schuster, GM
    Katsaggelos, AK
    2003 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL 3, PROCEEDINGS, 2003, : 785 - 788