Optimal Selection of SRAM Bit-Cell Size for Power Reduction in Video Compression

被引:4
|
作者
Kim, Hyun [1 ]
Chang, Ik Joon [2 ]
Lee, Hyuk-Jae [1 ]
机构
[1] Seoul Natl Univ, Interuniv Semicond Res Ctr, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Kyung Hee Univ, Dept Elect & Radio Engn, Seoul 17104, South Korea
关键词
Adaptive static random-access memory (SRAM) bit-cell sizing; energy-quality scalable circuits and systems; low-power SRAM; video compression; video quality optimization; SUBTHRESHOLD SRAM; ARCHITECTURE DESIGN; FAILURE PROBABILITY; H.264/AVC ENCODER; NM CMOS; PREDICTION; SCHEME; MEMORY; ARRAY; READ;
D O I
10.1109/JETCAS.2018.2828129
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In mobile multimedia devices with video compression capability, a large amount of power consumption is incurred by storing video data in static random-access memories (SRAMs). The power consumption by SRAM access is reduced by decreasing the supply voltage but the decreased supply voltage may cause data loss stored in the SRAM. To reduce the probability of data loss, previous research attempts to increase the SRAM cell size, which incurs a large area overhead. To minimize the area penalty by increasing the SRAM cell size, this paper proposes a novel method to adaptively select the cell sizes of SRAMs according to their sensitivities to the quality degradation in video compression while maintaining the total SRAM area. In order to decide the optimal size for embedded SRAMs, optimization based on Lagrange multipliers and Karush-Kuhn-Tucker conditions is proposed. The proposed optimization significantly reduces the number of simulations necessary to determine the optimal combination of SRAM bit-cell sizes. By applying the proposed heterogeneous SRAM cell sizing scheme along with the proposed optimization scheme, the hest Bjontegaard delta peak signal-to-noise ratio (BDPSNR) improvement is achieved. Simulation results show that the proposed approach remarkably improves the video quality by up to 3.72 dB in BDPSNR compared with the conventional SRAM with an identical cell size. These results imply that the proposed heterogeneous SRAM allows a reduction of the supply voltage while maintaining the video quality.
引用
收藏
页码:431 / 443
页数:13
相关论文
共 50 条
  • [21] Power Reduction via Near-Optimal Library-Based Cell-Size Selection
    Rahman, Mohammad
    Tennakoon, Hiran
    Sechen, Carl
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 867 - 870
  • [22] Design and Analysis of a Novel Low-Power SRAM Bit-Cell Structure at Deep-Sub-Micron CMOS Technology for Mobile Multimedia Applications
    Shukla, Neeraj Kr.
    Singh, R. K.
    Pattanaik, Manisha
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2011, 2 (05) : 43 - 49
  • [23] Comparative Analysis of 1:1:2 and 1:2:2 FinFET SRAM Bit-Cell Using Assist Circuit
    Kang, Kyuman
    Jeong, Hanwool
    Lee, Junha
    Jung, Seong-Ook
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 35 - 38
  • [24] Leakage Current Optimization in 9T SRAM Bit-cell with Sleep Transistor at 45nm CMOS Technology
    Ruhil, Shaifali
    Shukla, Neeraj Kr.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION TECHNOLOGIES FOR SMART NATION (IC3TSN), 2017, : 259 - 261
  • [25] Secure STT-MRAM Bit-Cell Design Resilient to Differential Power Analysis Attacks
    Ben Dodo, Samir
    Bishnoi, Rajendra
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (01) : 263 - 272
  • [26] Design and Comparative Analysis of Low Power 64 Bit SRAM and its Peripherals Using Power Reduction Techniques
    Vashisht, Gaurav
    Pahuja, Hitesh
    Singh, Balwinder
    Panday, Sudhakar
    2016 5TH INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS AND EMBEDDED SYSTEMS (WECON), 2016, : 179 - 184
  • [27] ANALYSIS OF CODING GAIN AND OPTIMAL BIT ALLOCATION IN MOTION-COMPENSATED VIDEO COMPRESSION
    Samcovic, Andreja
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2012, 63 (02): : 129 - 132
  • [28] A video compression scheme with optimal bit allocation among segmentation, motion, and residual error
    Schuster, GM
    Katsaggelos, AK
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 1997, 6 (11) : 1487 - 1502
  • [29] Optimal size selection for fuel cell and battery in a hybrid power system of the intercity locomotives
    Zhang, Guiju
    Li, Hao
    Xiao, Caiyuan
    Jermsittiparsert, Kittisak
    JOURNAL OF CLEANER PRODUCTION, 2021, 317
  • [30] Novel Eight-Transistor SRAM cell for write power reduction
    Prabhu, C. M. R.
    Singh, Ajay Kumar
    IEICE ELECTRONICS EXPRESS, 2010, 7 (16): : 1175 - 1181