Clock buffer circuit soft errors in antifuse-based field programmable gate arrays

被引:2
|
作者
Wang, JJ [1 ]
Katz, RB
Dhaoui, F
McCollum, JL
Wong, W
Cronquist, BE
Lambertson, RT
Hamdy, E
Kleyner, I
Parker, W
机构
[1] Actel Corp, Sunnyvale, CA 94086 USA
[2] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
[3] Orbital Sci Corp, Greenbelt, MD 20771 USA
关键词
D O I
10.1109/23.903825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional mixed-mode device simulation is used to investigate the dock upset in an antifuse FPGA device. Two versions of the clock circuit were simulated, the original and the redesigned,vith improved SEU hardness, The threshold LET of each version was simulated both at static and during transition. Compared to the test data, the simulated results consistently underestimate the LETth. The difference between LETth at static and during transition is relatively small. This disagrees with the previous speculation that the clock upset is due to heavy-ion strikes very close to the clock edge. Efforts were also made to optimize the simulation methodology to reduce the simulation time for practicality.
引用
收藏
页码:2675 / 2681
页数:7
相关论文
共 50 条
  • [41] LOGIC SYNTHESIS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    HWANG, TT
    OWENS, RM
    IRWIN, MJ
    WANG, KH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (10) : 1280 - 1287
  • [42] SYNTHESIS METHODS FOR FIELD-PROGRAMMABLE GATE ARRAYS
    SANGIOVANNIVINCENTELLI, A
    ELGAMAL, A
    ROSE, J
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1057 - 1083
  • [43] The application of field programmable gate arrays in engineering education
    Kuczborski, W
    3RD GLOBAL CONGRESS ON ENGINEERING EDUCATION, CONGRESS PROCEEDINGS, 2002, : 319 - 321
  • [44] Design issues in field programmable gate arrays (FPGAs)
    Abd-El-Barr, M
    Vranesic, Z
    ICM'99: ELEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, 1999, : 169 - 172
  • [45] Reliability of field programmable magnetic logic gate arrays
    Reiss, G
    Meyners, D
    APPLIED PHYSICS LETTERS, 2006, 88 (04) : 1 - 3
  • [46] Application of field programmable gate arrays to space projects
    Chiba, K
    Sakaide, Y
    Kuboyama, S
    Sugimoto, K
    EECC'97 - PROCEEDINGS OF THE THIRD ESA ELECTRONIC COMPONENTS CONFERENCE, 1997, 395 : 471 - 474
  • [47] Implementation of control algorithms in field programmable gate arrays
    Petko, Maciej
    Karpiel, Grzegorz
    2007 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS, VOLS 1-3, 2007, : 204 - +
  • [48] Fault injection emulator for Field Programmable Gate Arrays
    Slaughter, T
    Stroud, C
    Emmert, J
    Skaggs, B
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS III, 2001, 4525 : 1 - 9
  • [49] Empowering Parallel Computing with Field Programmable Gate Arrays
    D'Hollander, Erik H.
    PARALLEL COMPUTING: TECHNOLOGY TRENDS, 2020, 36 : 16 - 31
  • [50] Field programmable gate arrays and floating point arithmetic
    Fagin, Barry
    Renard, Cyril
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (03) : 365 - 367