Clock buffer circuit soft errors in antifuse-based field programmable gate arrays

被引:2
|
作者
Wang, JJ [1 ]
Katz, RB
Dhaoui, F
McCollum, JL
Wong, W
Cronquist, BE
Lambertson, RT
Hamdy, E
Kleyner, I
Parker, W
机构
[1] Actel Corp, Sunnyvale, CA 94086 USA
[2] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
[3] Orbital Sci Corp, Greenbelt, MD 20771 USA
关键词
D O I
10.1109/23.903825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional mixed-mode device simulation is used to investigate the dock upset in an antifuse FPGA device. Two versions of the clock circuit were simulated, the original and the redesigned,vith improved SEU hardness, The threshold LET of each version was simulated both at static and during transition. Compared to the test data, the simulated results consistently underestimate the LETth. The difference between LETth at static and during transition is relatively small. This disagrees with the previous speculation that the clock upset is due to heavy-ion strikes very close to the clock edge. Efforts were also made to optimize the simulation methodology to reduce the simulation time for practicality.
引用
收藏
页码:2675 / 2681
页数:7
相关论文
共 50 条
  • [31] Hierarchical interconnection structures for field programmable gate arrays
    Lai, YT
    Wang, PT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (02) : 186 - 196
  • [32] Hitting a nerve with field-programmable gate arrays
    Mencer, Oskar
    Allison, Dennis
    Blatt, Elad
    Cummings, Mark
    Flynn, Michael J.
    Harris, Jerry
    Hewitt, Carl
    Jacobson, Quinn
    Lavasani, Maysam
    Moazami, Mohsen
    Murray, Hal
    Nikravesh, Masoud
    Nowatzyk, Andreas
    Shand, Mark
    Shirazi, Shahram
    Queue, 2020, 18 (03):
  • [33] Field-Programmable Gate Arrays in Embedded Systems
    Leeser, Miriam
    Hauck, Scott
    Tessier, Russell
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2006, (01)
  • [34] Power modeling and characteristics of field programmable gate arrays
    Li, F
    Lin, Y
    He, L
    Chen, DM
    Cong, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (11) : 1712 - 1724
  • [35] Field Programmable Gate Arrays - Detecting Cosmic Rays
    Dasgupta, S.
    Cussans, D.
    JOURNAL OF INSTRUMENTATION, 2015, 10
  • [36] Activity estimation for field-programmable gate arrays
    Lamoureux, Julien
    Wilton, Steven J. E.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 87 - 94
  • [37] IMPLEMENTING DIVISION WITH FIELD-PROGRAMMABLE GATE ARRAYS
    LOUIE, ME
    ERCEGOVAC, MD
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 7 (03): : 271 - 285
  • [38] Yield enhancement of field-programmable gate arrays
    Howard, Neil J.
    Tyrrell, Andrew M.
    Allinson, Nigel M.
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (01): : 115 - 123
  • [39] Introducing Field Programmable Gate Arrays with Deeds Projects
    Donzellini, Giuliano
    Ponta, Domenico
    2014 4th Interdisciplinary Engineering Design Education Conference (IEDEC), 2014, : 58 - 65
  • [40] DBPM signal processing with field programmable gate arrays
    Lai Longwei
    Leng Yongbin
    Yi Xing
    Yan Yingbing
    Zhang Ning
    Yang Guisen
    Wang Baopeng
    Xiong Yun
    NUCLEAR SCIENCE AND TECHNIQUES, 2011, 22 (03) : 129 - 133