Clock buffer circuit soft errors in antifuse-based field programmable gate arrays

被引:2
|
作者
Wang, JJ [1 ]
Katz, RB
Dhaoui, F
McCollum, JL
Wong, W
Cronquist, BE
Lambertson, RT
Hamdy, E
Kleyner, I
Parker, W
机构
[1] Actel Corp, Sunnyvale, CA 94086 USA
[2] NASA, Goddard Space Flight Ctr, Greenbelt, MD 20771 USA
[3] Orbital Sci Corp, Greenbelt, MD 20771 USA
关键词
D O I
10.1109/23.903825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional mixed-mode device simulation is used to investigate the dock upset in an antifuse FPGA device. Two versions of the clock circuit were simulated, the original and the redesigned,vith improved SEU hardness, The threshold LET of each version was simulated both at static and during transition. Compared to the test data, the simulated results consistently underestimate the LETth. The difference between LETth at static and during transition is relatively small. This disagrees with the previous speculation that the clock upset is due to heavy-ion strikes very close to the clock edge. Efforts were also made to optimize the simulation methodology to reduce the simulation time for practicality.
引用
收藏
页码:2675 / 2681
页数:7
相关论文
共 50 条
  • [1] ANTIFUSE FIELD-PROGRAMMABLE GATE ARRAYS
    GREENE, J
    HAMDY, E
    BEAL, S
    PROCEEDINGS OF THE IEEE, 1993, 81 (07) : 1042 - 1056
  • [2] Single event upset and hardening in 0.15 μm antifuse-based field programmable gate array
    Wang, JJ
    Wong, W
    Wolday, S
    Cronquist, B
    McCollum, J
    Katz, R
    Kleyner, I
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (06) : 2158 - 2166
  • [3] Long term storage reliability of antifuse field programmable gate arrays
    Patil, Nishad
    Das, Diganta
    Scanff, Estelle
    Pecht, Michael
    MICROELECTRONICS RELIABILITY, 2013, 53 (12) : 2052 - 2056
  • [4] Testable clock routing architecture for field programmable gate arrays
    Kumar, LK
    Mupid, AJ
    Ramani, AS
    Kamakoti, V
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1044 - 1047
  • [5] Field programmable gate arrays
    Xilinx
    Circuit Design, 1998, 15 (06): : 23 - 24
  • [6] Architectural synthesis and efficient circuit implementation for field programmable gate arrays
    Trainor, D.W.
    Woods, R.F.
    Lecture Notes in Computer Science, 1996, 1142
  • [7] Field programmable gate arrays based overcurrent relays
    Ahuja, S
    Kothari, L
    Vishwakarma, DN
    Balasubramanian, SK
    ELECTRIC POWER COMPONENTS AND SYSTEMS, 2004, 32 (03) : 247 - 255
  • [8] A SUBLITHOGRAPHIC ANTIFUSE STRUCTURE FOR FIELD-PROGRAMMABLE GATE ARRAY APPLICATIONS
    CHEN, KL
    LIU, DKY
    MISIUM, G
    GOSNEY, WM
    WANG, SJ
    CAMP, J
    TIGELAAR, H
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (01) : 53 - 55
  • [9] Field programmable gate arrays in space
    Fernández-León, A
    IEEE INSTRUMENTATION & MEASUREMENT MAGAZINE, 2003, 6 (04) : 42 - 48
  • [10] FIELD-PROGRAMMABLE GATE ARRAYS
    JAY, C
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (07) : 370 - 370