Thermal Stress Reliability of Copper Through Silicon Via Interconnects for 3D Logic Devices

被引:0
|
作者
Kitada, Hideki [1 ]
Tashiro, Hiroko [1 ]
Miyahara, Shoichi [1 ]
Dote, Aki [1 ]
Tadaki, Shinji [1 ]
Sakuyama, Seiki [1 ]
机构
[1] Fujitsu Ltd, 10-1 Morinosato Wakamiya, Atsugi, Kanagawa 2430197, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For 3D-LSI devices using the through silicon via (TSV) process, there are many reliability issues regarding the large thermal-mechanical stress and deformation volume changes caused by mismatch of the thermal expansion coefficients (CTEs) between the Cu and Si substrate in the device active area. In this paper, we investigated the TSV leakage current in metal-insulator-semiconductors and studies MOSFET device characteristics to manage manufacturing quality based on stress propagation of Cu-TSVs by thermal loading in the operating temperature range (50 to 80 degrees C) and relatively high process temperature range (250 to 400 degrees C). The stress induced leakage current and MOSFET mobility change showed a relationship between expansion and contraction deformation of Cu under the thermal loading conditions. These results show that Cu/Si interface formation quality is high although there is major TSV metallization. Furthermore, it was found that precise estimation is important to designing the keep out zone (KOZ) in consideration of the real operating temperature.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 50 条
  • [41] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Benjamin Backes
    Colin McDonough
    Larry Smith
    Wei Wang
    Robert E. Geer
    Journal of Electronic Testing, 2012, 28 : 53 - 62
  • [42] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [43] 3D Vertical interconnects by Copper Direct Bonding
    Gueguen, Pierric
    Di Cioccio, Lea
    Gonchond, J. P.
    Gergaud, P.
    Rivoire, Maurice
    Scevola, Daniel
    Zussy, Marc
    Lafond, Dominique
    Clavelier, Laurent
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 81 - 89
  • [44] Through silicon via technology - Processes and reliability for wafer-level 3D system integration
    Ramm, P.
    Wolf, M. J.
    Klumpp, A.
    Wieland, R.
    Wunderle, B.
    Michel, B.
    Reichl, H.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 841 - +
  • [45] Analysis of Thermal Effects of Through Silicon Via in 3D IC using Infrared Microscopy
    Shin, Yoonhwan
    Kim, Sarah Eunkyung
    Kim, Sungdong
    2015 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND 2015 IEEE MATERIALS FOR ADVANCED METALLIZATION CONFERENCE (IITC/MAM), 2015, : 249 - 251
  • [46] Stress Management for 3D Through-Silicon-Via Stacking Technologies - the Next Frontier
    Radojcic, Riko
    Nowak, Matt
    Nakamoto, Mark
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 3 - 17
  • [47] The reliability of through silicon via under thermal cycling
    Ma, Hui-Cai
    Guo, Jing-Dong
    Chen, Jian-Qiang
    Zhu, Qing-Sheng
    Shang, Jian Ku
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [48] Feasibility of coaxial through silicon via 3D integration
    Adamshick, S.
    Coolbaugh, D.
    Liehr, M.
    ELECTRONICS LETTERS, 2013, 49 (16) : 1028 - 1029
  • [49] Through-Silicon Via Technology for 3D Applications
    Philipsen, Harold G. G.
    Luehn, Ole
    Civale, Yann
    Wang, Yu-Shuen
    Tezcan, Deniz Sabuncuoglu
    Ruythooren, Wouter
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 97 - 107
  • [50] Drop analysis of 3D SiP with Through Silicon Via
    Yao, Ruixia
    Li, Tenghui
    Huang, Pengfei
    Su, Fei
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 1157 - 1162