Thermal Stress Reliability of Copper Through Silicon Via Interconnects for 3D Logic Devices

被引:0
|
作者
Kitada, Hideki [1 ]
Tashiro, Hiroko [1 ]
Miyahara, Shoichi [1 ]
Dote, Aki [1 ]
Tadaki, Shinji [1 ]
Sakuyama, Seiki [1 ]
机构
[1] Fujitsu Ltd, 10-1 Morinosato Wakamiya, Atsugi, Kanagawa 2430197, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For 3D-LSI devices using the through silicon via (TSV) process, there are many reliability issues regarding the large thermal-mechanical stress and deformation volume changes caused by mismatch of the thermal expansion coefficients (CTEs) between the Cu and Si substrate in the device active area. In this paper, we investigated the TSV leakage current in metal-insulator-semiconductors and studies MOSFET device characteristics to manage manufacturing quality based on stress propagation of Cu-TSVs by thermal loading in the operating temperature range (50 to 80 degrees C) and relatively high process temperature range (250 to 400 degrees C). The stress induced leakage current and MOSFET mobility change showed a relationship between expansion and contraction deformation of Cu under the thermal loading conditions. These results show that Cu/Si interface formation quality is high although there is major TSV metallization. Furthermore, it was found that precise estimation is important to designing the keep out zone (KOZ) in consideration of the real operating temperature.
引用
收藏
页码:115 / 119
页数:5
相关论文
共 50 条
  • [21] THERMAL STRESS OF THROUGH SILICON VIAS AND SI CHIPS IN 3D SIP
    Kinoshita, Takahiro
    Kawakami, Takashi
    Hori, Tatsuhiro
    Matsumoto, Keiji
    Kohara, Sayuri
    Orii, Yasumitsu
    Yamada, Fumiaki
    Kada, Morihiro
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 325 - +
  • [22] 3D chip-to-chip stacking with through silicon interconnects
    Lo, Wei-Chung
    Chang, Shu-Ming
    Chen, Yu-Hua
    Ko, Jeng-Dar
    Kuo, Tzu-Ying
    Chang, Hsiang-Hung
    Shih, Ying-Ching
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 72 - +
  • [23] Thermal Management of 3D IC Integration with TSV (Through Silicon Via)
    Lau, John H.
    Yue, Tang Gong
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 635 - +
  • [24] Thermal Stresses around Void in Through Silicon Via in 3D SiP
    Kinoshita, Takahiro
    Sugiura, Tomoya
    Kawakami, Takashi
    Matsumoto, Keiji
    Kohara, Sayuri
    Orii, Yasumitsu
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 105 - 108
  • [25] Reliability studies of a through via silicon stacked module for 3D microsystem packaging
    Yoon, Seung Wook
    Witarsa, David
    Lim, Samuel Yak Long
    Ganesh, Vetrivel
    Viswanath, Akella G. K.
    Chai, Tai Chong
    Navas, Khan O.
    Kripesh, Vaidyanathan
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1449 - +
  • [26] Fast Delay Estimation with Buffer Insertion for Through-Silicon-Via-Based 3D Interconnects
    Lee, Young-Joon
    Lim, Sung Kyu
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 228 - 235
  • [27] Thermal Stress Reduction of Copper Through Silicon Via (TSV) with Annealing
    Van Quy Dinh
    Kondo, Kazuo
    Van Ha Hoang
    Hirato, Tetsuji
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (11) : P689 - P692
  • [28] Sub-0.25 micron silicon via etching for 3D interconnects
    Wang, Xiaodong
    Zeng, Wanxue
    Eisenbraun, Eric
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (04) : 804 - 811
  • [29] Stress Analysis in 3D IC having Thermal Through Silicon Vias (TTSV)
    Patel, Shabaz Basheer
    Ghosh, Tamal
    Dutta, Asudeb
    Singh, Shivgovind
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2337 - 2341
  • [30] A co-optimization method of thermal-stress coupling 3D integrated system with through silicon via
    Xianglong Wang
    Dongdong Chen
    Di Li
    Yintang Yang
    Structural and Multidisciplinary Optimization, 2023, 66