Simultaneous gate sizing and fanout optimization

被引:1
|
作者
Chen, W [1 ]
Hsieh, CT [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/ICCAD.2000.896501
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes an algorithm for simultaneous gate sizing and fanout optimization along the timing-critical paths in a circuit. First, a continuous-variable delay model that captures both sizing and buffering effects is presented. Next, the optimization problem is formulated as a non-convex mathematical program. To manage the problem size, only a small number of critical paths are considered simultaneously. The mathematical program is solved by a non-linear programming package. Finally, a design flow based on iterative selection and optimization of the k most critical paths in the circuit is proposed. Experimental results show that the proposed flow reduces the circuit delay by an average of 9.2% compared to conventional flows that separate gate sizing from fanout optimization.
引用
收藏
页码:374 / 378
页数:5
相关论文
共 50 条
  • [41] Efficient global fanout optimization algorithms
    Murgai, R
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 571 - 576
  • [42] Glitch Elimination by Gate Freezing, Gate Sizing and Buffer Insertion for Low Power Optimization Circuit
    Lee, Hyungwoo
    Shin, Hakgun
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2126 - 2131
  • [43] Variability-driven formulation for simultaneous gate sizing and postsilicon tunability allocation
    Khandelwal, Vishal
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (04) : 610 - 620
  • [44] A fanout optimization algorithm for delay minimization
    Higuchi, H
    Matsunaga, Y
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1995, 31 (02): : 107 - 114
  • [45] Effective Method for Simultaneous Gate Sizing and Vth Assignment Using Lagrangian Relaxation
    Flach, Guilherme
    Reimann, Tiago
    Posser, Gracieli
    Johann, Marcelo
    Reis, Ricardo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (04) : 546 - 557
  • [46] Power minimization by simultaneous Dual-Vth assignment and gate-sizing
    Wei, LQ
    Roy, K
    Koh, CK
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 413 - 416
  • [47] Gate sizing and buffer insertion using economic models for power optimization
    Murugavel, AK
    Ranganathan, N
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 195 - 200
  • [48] SCHEDULE OPTIMIZATION WITH SIMULTANEOUS LOT SIZING IN CHEMICAL PROCESS PLANTS
    MUSIER, RFH
    EVANS, LB
    AICHE JOURNAL, 1991, 37 (06) : 886 - 896
  • [49] Soft error-aware power optimization using gate sizing
    Dabiri, Foad
    Nahapetian, Ani
    Potkonjak, Miodrag
    Sarrafzadeh, Majid
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 255 - +
  • [50] Effective Power Optimization Under Timing and Voltage-Island Constraints Via Simultaneous Vdd, Vth Assignments, Gate Sizing, and Placement
    Ren, Huan
    Dutt, Shantanu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 746 - 759