Simultaneous gate sizing and fanout optimization

被引:1
|
作者
Chen, W [1 ]
Hsieh, CT [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/ICCAD.2000.896501
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes an algorithm for simultaneous gate sizing and fanout optimization along the timing-critical paths in a circuit. First, a continuous-variable delay model that captures both sizing and buffering effects is presented. Next, the optimization problem is formulated as a non-convex mathematical program. To manage the problem size, only a small number of critical paths are considered simultaneously. The mathematical program is solved by a non-linear programming package. Finally, a design flow based on iterative selection and optimization of the k most critical paths in the circuit is proposed. Experimental results show that the proposed flow reduces the circuit delay by an average of 9.2% compared to conventional flows that separate gate sizing from fanout optimization.
引用
收藏
页码:374 / 378
页数:5
相关论文
共 50 条
  • [21] Fast and exact simultaneous gate and wire sizing by Lagrangian relaxation
    Chen, CP
    Chu, CCN
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (07) : 1014 - 1025
  • [22] A Simultaneous Topology and Sizing Optimization for Plane Trusses
    Choensiridamrong, Chotiga
    Watjatrakul, Boonchai
    Prayote, Akara
    2014 11TH INTERNATIONAL JOINT CONFERENCE ON COMPUTER SCIENCE AND SOFTWARE ENGINEERING (JCSSE), 2014, : 111 - 116
  • [23] Gate sizing for constrained delay/power/area optimization
    Synopsys, Inc, Mountain View, United States
    IEEE Trans Very Large Scale Integr VLSI Syst, 4 (465-472):
  • [24] Statistical timing based optimization using gate sizing
    Agarwal, A
    Chopra, K
    Blaauw, D
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 400 - 405
  • [25] Gate sizing for constrained delay/power/area optimization
    Coudert, O
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 465 - 472
  • [26] Statistical Viability Analysis and Optimization Through Gate Sizing
    Sreenath, K.
    Ramesh, S. R.
    ADVANCED COMPUTATIONAL AND COMMUNICATION PARADIGMS, VOL 1, 2018, 475 : 149 - 155
  • [27] Variability driven gate sizing for binning yield optimization
    Davoodi, Azadeh
    Srivastava, Ankur
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 683 - 692
  • [28] Variability driven gate sizing for binning yield optimization
    Davoodi, Azadeh
    Srivastava, Ankur
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 959 - +
  • [29] Simultaneous voltage scaling and gate sizing for low-power design
    Chen, CH
    Sarrafzadeh, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (06) : 400 - 408
  • [30] Simultaneous Slack Matching, Gate Sizing and Repeater Insertion for Asynchronous Circuits
    Wu, Gang
    Chu, Chris
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1042 - 1047