Fabrication and Characterization of Twin Poly-Si Thin Film Transistors EEPROM with a Nitride Charge Trapping Layer

被引:2
|
作者
Hung, Min-Feng [1 ]
Wu, Yung-Chun [1 ]
Chiang, Ji-Hong [1 ]
Chen, Jiang-Hung [1 ]
Chen, Lun-Chun [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
EEPROM; Poly-Si; Tri-Gate; Nanowires; Nitride; 3-D; CHANNEL; TFT;
D O I
10.1166/jnn.2011.3979
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
This study investigates the characteristics of the planar twin poly-Si thin film transistor (TFT) EEPROM that utilizes a nitride (Si3N4) charge trapping layer. A comparison is made of two devices with different gate dielectrics, one a 16 nm-thick oxide (SiO2) layer for O-structure and the other 5 nm/10 nm-thick oxide/nitride layers for O/N-structure. Incorporating a nitride charge trapping layer and reducing the tunneling oxide thickness enable the O/N-structure EEPROM to enhance the program/erase (P/E) efficiency. Additionally, EEPROM formed with the tri-gate nanowires (NWs) structure can further enhance P/E efficiency and a large memory window because of its high electric field across the tunneling oxide. Reliability results indicated that, since the nitride layer contains discrete traps, the memory window can be maintained 2.2 V after 10(4) P/E cycles. For retention, the memory window can be maintained 1.9 V, and 30% charge loss for ten years of data storage. This investigation indicates that its possibility in future system-on-panel (SOP) of thin-film transistor liquid crystal display (TFTLCD) and 3-D stacked high-density Flash memory applications.
引用
收藏
页码:10419 / 10423
页数:5
相关论文
共 50 条
  • [41] An Improved Effective Channel Mobility Model for Poly-Si Thin Film Transistors
    Zhou, Xiaoliang
    Wang, Mingxiang
    Zhou, Yan
    PROCEEDINGS OF CHINA DISPLAY/ASIA DISPLAY 2011, 2011, : 578 - 580
  • [42] Influence of melt depth in laser crystallized poly-Si thin film transistors
    Brotherton, SD
    McCulloch, DJ
    Gowers, JP
    Ayres, JR
    Trainor, MJ
    JOURNAL OF APPLIED PHYSICS, 1997, 82 (08) : 4086 - 4094
  • [43] Fabrication, characterization and simulation of Ω-gate twin poly-Si FinFET nonvolatile memory
    Mu-Shih Yeh
    Yung-Chun Wu
    Min-Feng Hung
    Kuan-Cheng Liu
    Yi-Ruei Jhan
    Lun-Chun Chen
    Chun-Yen Chang
    Nanoscale Research Letters, 8
  • [44] Fabrication, characterization and simulation of Ω-gate twin poly-Si FinFET nonvolatile memory
    Yeh, Mu-Shih
    Wu, Yung-Chun
    Hung, Min-Feng
    Liu, Kuan-Cheng
    Jhan, Yi-Ruei
    Chen, Lun-Chun
    Chang, Chun-Yen
    NANOSCALE RESEARCH LETTERS, 2013, 8
  • [45] Excimer laser processing for a-Si and poly-Si thin film transistors for imager applications
    Lu, JP
    Mei, P
    Fulks, RT
    Rahn, J
    Ho, J
    Wang, Y
    Boyce, JB
    Street, RA
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 2000, 18 (04): : 1823 - 1829
  • [46] Fabrication and Characterization of Poly-Si Thin Film Solar Cell using IR Optical Interaction Technique
    El-Amin, A. A.
    Belgacem, Chokri Hadj
    SILICON, 2018, 10 (03) : 901 - 905
  • [47] Fabrication and Characterization of Poly-Si Thin Film Solar Cell using IR Optical Interaction Technique
    A. A. El-Amin
    Chokri Hadj Belgacem
    Silicon, 2018, 10 : 901 - 905
  • [48] Fabrication of High-Performance Poly-Si Thin-Film Transistors With Sub-Lithographic Channel Dimensions
    Lee, Ko-Hui
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    JOURNAL OF DISPLAY TECHNOLOGY, 2014, 10 (11): : 966 - 970
  • [49] Fabrication of poly-Si thin film transistors using sputter-deposited gate SiO2 films
    Kwang, HP
    Tae, HK
    Seong, EN
    Hyoung, JK
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1997, 30 : S297 - S301
  • [50] Fabrication of high performance low-temperature poly-Si thin-film transistors using a modulated process
    Fan, CL
    Chen, MC
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2002, 149 (04) : H93 - H97