Fabrication and Characterization of Twin Poly-Si Thin Film Transistors EEPROM with a Nitride Charge Trapping Layer

被引:2
|
作者
Hung, Min-Feng [1 ]
Wu, Yung-Chun [1 ]
Chiang, Ji-Hong [1 ]
Chen, Jiang-Hung [1 ]
Chen, Lun-Chun [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
EEPROM; Poly-Si; Tri-Gate; Nanowires; Nitride; 3-D; CHANNEL; TFT;
D O I
10.1166/jnn.2011.3979
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
This study investigates the characteristics of the planar twin poly-Si thin film transistor (TFT) EEPROM that utilizes a nitride (Si3N4) charge trapping layer. A comparison is made of two devices with different gate dielectrics, one a 16 nm-thick oxide (SiO2) layer for O-structure and the other 5 nm/10 nm-thick oxide/nitride layers for O/N-structure. Incorporating a nitride charge trapping layer and reducing the tunneling oxide thickness enable the O/N-structure EEPROM to enhance the program/erase (P/E) efficiency. Additionally, EEPROM formed with the tri-gate nanowires (NWs) structure can further enhance P/E efficiency and a large memory window because of its high electric field across the tunneling oxide. Reliability results indicated that, since the nitride layer contains discrete traps, the memory window can be maintained 2.2 V after 10(4) P/E cycles. For retention, the memory window can be maintained 1.9 V, and 30% charge loss for ten years of data storage. This investigation indicates that its possibility in future system-on-panel (SOP) of thin-film transistor liquid crystal display (TFTLCD) and 3-D stacked high-density Flash memory applications.
引用
收藏
页码:10419 / 10423
页数:5
相关论文
共 50 条
  • [31] Thin film transistors fabricated with poly-Si films crystallized by microwave annealing
    Choi, YW
    Lee, JN
    Jang, TW
    Ahn, B
    FLAT-PANEL DISPLAY MATERIALS-1998, 1998, 508 : 139 - 144
  • [32] Thin film transistors fabricated with poly-Si films crystallized by microwave annealing
    Choi, YW
    Lee, JN
    Jang, TW
    Ahn, BT
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1998, 33 : S411 - S414
  • [33] Control and analysis of leakage currents in poly-Si thin-film transistors
    Brotherton, SD
    Ayres, JR
    Trainor, MJ
    JOURNAL OF APPLIED PHYSICS, 1996, 79 (02) : 895 - 904
  • [34] Complete Extraction of Trap Densities in Poly-Si Thin-Film Transistors
    Kimura, Mutsumi
    Yoshino, Takuto
    Harada, Kiyoshi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3426 - 3433
  • [35] LOW THERMAL BUDGET POLY-SI THIN-FILM TRANSISTORS ON GLASS
    LIU, G
    FONASH, SJ
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1991, 30 (2B): : L269 - L271
  • [36] Poly-Si thin film transistors: Effect of metal thickness on silicon crystallization
    Pereira, L.
    Barquinha, P.
    Fortunato, E.
    Martins, R.
    ADVANCED MATERIALS FORUM III, PTS 1 AND 2, 2006, 514-516 : 28 - 32
  • [37] Reliability of low-temperature poly-Si thin-film transistors
    Inoue, Y
    Ogawa, H
    Endo, T
    Yano, H
    Hatayama, T
    Uraoka, Y
    Fuyuki, T
    POLYCRYSTALLINE SEMICONDUCTORS VII, PROCEEDINGS, 2003, 93 : 43 - 47
  • [38] EXCIMER-LASER-ANNEALED POLY-SI THIN-FILM TRANSISTORS
    BROTHERTON, SD
    MCCULLOCH, DJ
    CLEGG, JB
    GOWERS, JP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (02) : 407 - 413
  • [39] Artificial Neural Networks using Poly-Si Thin-Film Transistors
    Sugisaki, Sumio
    Morita, Ryohei
    Yamaguchi, Yuki
    Matsuda, Tokiyoshi
    Kimura, Mutsumi
    2016 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK), 2016, : 76 - 77
  • [40] Letter Recognition by Neural Network using Poly-Si Thin Film Transistors
    Sugiski, Sumio
    Matsuda, Tokiyoshi
    Kimura, Mutsumi
    2017 24TH INTERNATIONAL WORKSHOP ON ACTIVE-MATRIX FLATPANEL DISPLAYS AND DEVICES (AM-FPD), 2017, : 190 - 192