Fabrication and Characterization of Twin Poly-Si Thin Film Transistors EEPROM with a Nitride Charge Trapping Layer

被引:2
|
作者
Hung, Min-Feng [1 ]
Wu, Yung-Chun [1 ]
Chiang, Ji-Hong [1 ]
Chen, Jiang-Hung [1 ]
Chen, Lun-Chun [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
EEPROM; Poly-Si; Tri-Gate; Nanowires; Nitride; 3-D; CHANNEL; TFT;
D O I
10.1166/jnn.2011.3979
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
This study investigates the characteristics of the planar twin poly-Si thin film transistor (TFT) EEPROM that utilizes a nitride (Si3N4) charge trapping layer. A comparison is made of two devices with different gate dielectrics, one a 16 nm-thick oxide (SiO2) layer for O-structure and the other 5 nm/10 nm-thick oxide/nitride layers for O/N-structure. Incorporating a nitride charge trapping layer and reducing the tunneling oxide thickness enable the O/N-structure EEPROM to enhance the program/erase (P/E) efficiency. Additionally, EEPROM formed with the tri-gate nanowires (NWs) structure can further enhance P/E efficiency and a large memory window because of its high electric field across the tunneling oxide. Reliability results indicated that, since the nitride layer contains discrete traps, the memory window can be maintained 2.2 V after 10(4) P/E cycles. For retention, the memory window can be maintained 1.9 V, and 30% charge loss for ten years of data storage. This investigation indicates that its possibility in future system-on-panel (SOP) of thin-film transistor liquid crystal display (TFTLCD) and 3-D stacked high-density Flash memory applications.
引用
收藏
页码:10419 / 10423
页数:5
相关论文
共 50 条
  • [1] Fabrication and Characterization of Twin Poly-Si Thin Film Transistors EEPROM with Nitride Trapping Layer
    Wu, Yung-Chun
    Hung, Min-Feng
    Chiang, Ji-Hong
    Chen, Lun-Jyun
    Chen, Chiang-Hung
    INEC: 2010 3RD INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1 AND 2, 2010, : 635 - 636
  • [2] Novel Twin Poly-Si Thin-Film Transistors EEPROM With Trigate Nanowire Structure
    Wu, Yung-Chun
    Su, Po-Wen
    Chang, Chin-Wei
    Hung, Min-Feng
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (11) : 1226 - 1228
  • [3] Program/Erase Characteristics of Twin Poly-Si Thin Film Transistors EEPROM with Tri-Gate Nanowires structure
    Wu, Yung-Chun
    Su, Po-Wen
    Chang, Chin-Wei
    Hung, Min-Feng
    2008 IEEE SILICON NANOELECTRONICS WORKSHOP, 2008, : 139 - 140
  • [4] Leakage currents in poly-Si thin film transistors
    Brotherton, SD
    Ayres, JR
    Trainor, MJ
    POLYCRYSTALLINE SEMICONDUCTORS IV - PHYSICS, CHEMISTRY AND TECHNOLOGY, 1996, 51-5 : 621 - 626
  • [5] CHARACTERIZATION OF LOW-TEMPERATURE POLY-SI THIN-FILM TRANSISTORS
    BROTHERTON, SD
    AYRES, JR
    YOUNG, ND
    SOLID-STATE ELECTRONICS, 1991, 34 (07) : 671 - 679
  • [6] Analysis of the current conduction in poly-Si thin film transistors
    Zhu, Zhen
    Chu, Junhao
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2013, 28 (01)
  • [7] Poly-Si thin-film transistors on steel substrates
    Howell, RS
    Stewart, M
    Karnik, SV
    Saha, SK
    Hatalis, MK
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (02) : 70 - 72
  • [8] Channel doping effects in poly-Si thin film transistors
    Valletta, A
    Mariucci, L
    Bonfiglietti, A
    Fortunato, G
    Brotherton, SD
    THIN SOLID FILMS, 2005, 487 (1-2) : 242 - 246
  • [9] Excimer laser crystallized poly-Si thin film transistors
    Gosain, DP
    FLAT PANEL DISPLAY TECHNOLOGY AND DISPLAY METROLOGY II, 2001, 4295 : 24 - 32
  • [10] Process study and optimization for fabrication of poly-Si thin-film transistors on plastic substrates
    Chung, W
    Lemmi, F
    Smith, PM
    Sasagawa, T
    JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, 2005, 13 (07) : 555 - 561