A 4mW 3-tap 10 Gb/s Decision Feedback Equalizer

被引:0
|
作者
Payandehnia, Pedram [1 ]
Abbasfar, Aliazam [1 ]
Sheikhaei, Samad [1 ]
Forouzandeh, Behjat [1 ]
Nanbakhsh, Kambiz [1 ]
Eghbali, Amir [2 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Tehran, Dept Elect Engn, Tehran, Iran
关键词
TRANSCEIVER; RECEIVER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A half-rate low-power 3-tap decision feedback equalizer (DFE) was designed in 90-nm CMOS technology. An improved switched-capacitor-based summer architecture is used in the front-end sample-and-hold to speculate the first feedback tap. Other two taps are canceled using current summation technique. Further power consumption reduction is achieved by using sense-amplifier-based slicer and pass-gate multiplexer instead of CML architecture. An accurate characterization of DFE, based on Least Square Estimation and using random sequence, with certain probabilistic characteristics suitable for intended operating conditions, is described. The Proposed 3-tap DFE consumes 4mW from a 1.2V supply when equalizing 10 Gb/s data passed over a 10 '' NELCO channel with 15dB of loss at 5GHz.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Decision-Feedback-Equalizer for 10-Gb/s Backplane Transceivers for Highly Lossy 56-inch Channels
    Chen, Dianyong
    Wang, Bo
    Liang, Bangli
    Cheng, Dezhong
    Kwasniewski, Tad
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2, 2008, : 668 - 672
  • [42] A 10Gb/s Speculative Decision Feedback Equalizer with a Novel Implementation of Adaption in 65nm CMOS Technology
    Yuan, Shuai
    Wang, Ziqiang
    Zheng, Xuqiang
    Wu, Liji
    Zhang, Chun
    Wang, Zhihua
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [43] A 3-tap FIR filter with cascaded distributed tap amplifiers for equalization up to 40 Gb/s in 0.18-μm CMOS
    Sewter, Jonathan
    Carusone, Anthony Chan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1919 - 1929
  • [44] A 28 Gb/s 560 mW Multi-Standard SerDes With Single-Stage Analog Front-End and 14-Tap Decision Feedback Equalizer in 28 nm CMOS
    Kimura, Hiroshi
    Aziz, Pervez M.
    Jing, Tai
    Sinha, Ashutosh
    Kotagiri, Shiva Prasad
    Narayan, Ram
    Gao, Hairong
    Jing, Ping
    Hom, Gary
    Liang, Anshi
    Zhang, Eric
    Kadkol, Aniket
    Kothari, Ruchi
    Chan, Gordon
    Sun, Yehui
    Ge, Benjamin
    Zeng, Jason
    Ling, Kathy
    Wang, Michael C.
    Malipatil, Amaresh
    Li, Lijun
    Abel, Christopher
    Zhong, Freeman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 3091 - 3103
  • [45] A 28-Gb/s 4.5-pJ/bit Transceiver With 1-Tap Decision Feedback Equalizer in 28-nm CMOS
    Miyaoka, Hiroki
    Terasawa, Futoshi
    Kudo, Masahiro
    Kano, Hideki
    Matsuda, Atsushi
    Shirai, Noriaki
    Kawai, Shigeaki
    Arai, Tomoyuki
    Ide, Yutaka
    Terashima, Kazuhiro
    Higashi, Hirohito
    Higuchi, Tomokazu
    Naka, Naoaki
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 245 - 248
  • [46] A 25Gb/s RX front-end with multi-stage linear equalizer and 3-tap speculative DFE in 65nm CMOS technology
    Zhu, Kezhen
    Li, Shunyu
    Chu, Guangyong
    IEICE ELECTRONICS EXPRESS, 2023, 20 (03):
  • [47] A 28 Gb/s 1.6 pJ/b PAM-4 Transmitter Using Fractionally Spaced 3-Tap FFE and Gm-Regulated Resistive-Feedback Driver
    Ju, Haram
    Choi, Moon-Chul
    Jeong, Gyu-Seob
    Bae, Woorham
    Jeong, Deog-Kyoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (12) : 1377 - 1381
  • [48] A 3-tap digitally programmable transversal filter in 90 nm CMOS for equalization up to 30 Gb/s
    Sewter, J
    Carusone, AC
    2005 Symposium on VLSI Circuits, Digest of Technical Papers, 2005, : 190 - 193
  • [49] A 16-Gb/s 3-tap adaptive DFE in 12-nm FinFET CMOS technology
    Sun, Xinzhuo
    Ding, Jianping
    Yang, Liqiong
    Lin, Changlong
    Li, Yao
    Zhao, Yiqiang
    MICROELECTRONICS JOURNAL, 2024, 149
  • [50] A 32.75-Gb/s Voltage Mode Transmitter with 3-tap FFE in 16nm CMOS
    Chan, Kok Lim
    Tan, Kee Hian
    Frans, Yohan
    Im, Jay
    Upadhyaya, Parag
    Lim, Siok Wei
    Roldan, Arianne
    Narang, Nakul
    Koay, Chin Yang
    Zhao, Hongyuan
    Chang, Ken
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 233 - 236