A 4mW 3-tap 10 Gb/s Decision Feedback Equalizer

被引:0
|
作者
Payandehnia, Pedram [1 ]
Abbasfar, Aliazam [1 ]
Sheikhaei, Samad [1 ]
Forouzandeh, Behjat [1 ]
Nanbakhsh, Kambiz [1 ]
Eghbali, Amir [2 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Tehran, Dept Elect Engn, Tehran, Iran
关键词
TRANSCEIVER; RECEIVER;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A half-rate low-power 3-tap decision feedback equalizer (DFE) was designed in 90-nm CMOS technology. An improved switched-capacitor-based summer architecture is used in the front-end sample-and-hold to speculate the first feedback tap. Other two taps are canceled using current summation technique. Further power consumption reduction is achieved by using sense-amplifier-based slicer and pass-gate multiplexer instead of CML architecture. An accurate characterization of DFE, based on Least Square Estimation and using random sequence, with certain probabilistic characteristics suitable for intended operating conditions, is described. The Proposed 3-tap DFE consumes 4mW from a 1.2V supply when equalizing 10 Gb/s data passed over a 10 '' NELCO channel with 15dB of loss at 5GHz.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 10 Gb/s adaptive analog decision feedback equalizer for multimode fiber dispersion compensation in 0.13 μm CMOS
    Kargar, Mahyar
    Khaliliadl, Pouria
    Green, Michael M.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (02) : 271 - 283
  • [32] Optimization Analysis of Transmission Performance of 10Gb/s optical Signal Using Adaptive Decision Feedback Equalizer
    Dong, Liuyang
    Xu, Bo
    2009 WRI INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND MOBILE COMPUTING: CMC 2009, VOL 2, 2009, : 497 - 500
  • [33] A 40Gb/s Decision Feedback Equalizer Using Back-gate Feedback Technique
    Hsieh, Chang-Lin
    Liu, Shen-Iuan
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 218 - +
  • [34] A 25 Gb/s 5.8 mW CMOS Equalizer
    Jung, Jun Won
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) : 515 - 526
  • [35] A 1-tap 40-Gb/s look-ahead decision feedback equalizer in 0.18-μm SiGeBiCMOS technology
    Garg, Adesh
    Carusone, Anthony Chan
    Voinigescu, Sorin P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2224 - 2232
  • [36] Optimization of tap spacings for the tapped delay line decision feedback equalizer
    Lee, I
    IEEE COMMUNICATIONS LETTERS, 2001, 5 (10) : 429 - 431
  • [37] A 3.5pJ/bit 8-tap-Feed-Forward 8-tap-Decision Feedback Digital Equalizer for 16Gb/s I/Os
    Toifl, Thomas
    Buchmann, Peter
    Beukema, Troy
    Beakes, Michael
    Braendli, Matthias
    Francese, Pier Andrea
    Menolfi, Christian
    Kossel, Marcel
    Kull, Lukas
    Morf, Thomas
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 455 - +
  • [38] A 10.4-Gb/s 1-Tap Decision Feedback Equalizer With Different Pull-Up and Pull-Down Tap Weights for Asymmetric Memory Interfaces
    Chae, Joo-Hyung
    Kim, Minchang
    Choi, Sungphil
    Kim, Suhwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (02) : 220 - 224
  • [39] An Adaptive 4-Tap Analog FIR Equalizer for 10-Gb/s Over Backplane Serial Link Receiver
    Eshet, Ori
    Ran, Adee
    Mezer, Amir
    Hadar, Yaniv
    Lazar, Dror
    Moyal, Miki
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 178 - 181
  • [40] A 4.75-64 Gb/s PAM-4 Wireline Transmitter with 3-tap FFE in 28-nm CMOS
    Chen, Junkun
    Gu, Youzhi
    Xu, Miaomiao
    Chen, Yongzhen
    Wang, Cuixia
    Wu, Jiangfeng
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,