Hybrid Spintronic-CMOS Spiking Neural Network with On-Chip Learning: Devices, Circuits, and Systems

被引:84
|
作者
Sengupta, Abhronil [1 ]
Banerjee, Aparajita [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
PHYSICAL REVIEW APPLIED | 2016年 / 6卷 / 06期
基金
美国国家科学基金会;
关键词
DYNAMICS; SYNAPSE;
D O I
10.1103/PhysRevApplied.6.064003
中图分类号
O59 [应用物理学];
学科分类号
摘要
Over the past decade, spiking neural networks (SNNs) have emerged as one of the popular architectures to emulate the brain. In SNNs, information is temporally encoded and communication between neurons is accomplished by means of spikes. In such networks, spike-timing-dependent plasticity mechanisms require the online programing of synapses based on the temporal information of spikes transmitted by spiking neurons. In this work, we propose a spintronic synapse with decoupled spike-transmission and programing-current paths. The spintronic synapse consists of a ferromagnet-heavy-metal heterostructure where the programing current through the heavy metal generates spin-orbit torque to modulate the device conductance. Low programing energy and fast programing times demonstrate the efficacy of the proposed device as a nanoelectronic synapse. We perform a simulation study based on an experimentally benchmarked device-simulation framework to demonstrate the interfacing of such spintronic synapses with CMOS neurons and learning circuits operating in the transistor subthreshold region to form a network of spiking neurons that can be utilized for pattern-recognition problems.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] Frequency-based multilayer neural network with on-chip learning
    Hikawa, H
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 3, 1996, : 469 - 472
  • [42] An analog feed-forward neural network with on-chip learning
    Berg, Y
    Sigvartsen, RL
    Lande, TS
    Abusland, A
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (01) : 65 - 75
  • [43] A pulsed neural network with on-chip learning and its practical applications
    Zhuang, Hualiang
    Low, Kay-Soon
    Yau, Wei-Yun
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (01) : 34 - 42
  • [44] CMOS current-mode neural associative memory design with on-chip learning
    Wu, CY
    Lan, JF
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1996, 7 (01): : 167 - 181
  • [45] Oscillatory neural network learning for pattern recognition: an on-chip learning perspective and implementation
    Abernot, Madeleine
    Azemard, Nadine
    Todri-Sanial, Aida
    FRONTIERS IN NEUROSCIENCE, 2023, 17
  • [46] Overview of on-chip electrostatic discharge protection design with SCR-based devices in CMOS integrated circuits
    Ker, MD
    Hsu, KC
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (02) : 235 - 249
  • [47] Learning performance of frequency-modulation digital neural network with on-chip learning
    Hikawa, H
    IEEE WORLD CONGRESS ON COMPUTATIONAL INTELLIGENCE, 1998, : 557 - 562
  • [48] sBSNN: Stochastic-Bits Enabled Binary Spiking Neural Network With On-Chip Learning for Energy Efficient Neuromorphic Computing at the Edge
    Koo, Minsuk
    Srinivasan, Gopalakrishnan
    Shim, Yong
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2546 - 2555
  • [49] On-Chip Error-Triggered Learning of Multi-Layer Memristive Spiking Neural Networks
    Payvand, Melika
    Fouda, Mohammed E.
    Kurdahi, Fadi
    Eltawil, Ahmed M.
    Neftci, Emre O.
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2020, 10 (04) : 522 - 535
  • [50] An On-Chip Learning Accelerator for Spiking Neural Networks using STT-RAM Crossbar Arrays
    Kulkarni, Shruti R.
    Yin, Shihui
    Seo, Jae-sun
    Rajendran, Bipin
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1019 - 1024