Hybrid Spintronic-CMOS Spiking Neural Network with On-Chip Learning: Devices, Circuits, and Systems

被引:84
|
作者
Sengupta, Abhronil [1 ]
Banerjee, Aparajita [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
来源
PHYSICAL REVIEW APPLIED | 2016年 / 6卷 / 06期
基金
美国国家科学基金会;
关键词
DYNAMICS; SYNAPSE;
D O I
10.1103/PhysRevApplied.6.064003
中图分类号
O59 [应用物理学];
学科分类号
摘要
Over the past decade, spiking neural networks (SNNs) have emerged as one of the popular architectures to emulate the brain. In SNNs, information is temporally encoded and communication between neurons is accomplished by means of spikes. In such networks, spike-timing-dependent plasticity mechanisms require the online programing of synapses based on the temporal information of spikes transmitted by spiking neurons. In this work, we propose a spintronic synapse with decoupled spike-transmission and programing-current paths. The spintronic synapse consists of a ferromagnet-heavy-metal heterostructure where the programing current through the heavy metal generates spin-orbit torque to modulate the device conductance. Low programing energy and fast programing times demonstrate the efficacy of the proposed device as a nanoelectronic synapse. We perform a simulation study based on an experimentally benchmarked device-simulation framework to demonstrate the interfacing of such spintronic synapses with CMOS neurons and learning circuits operating in the transistor subthreshold region to form a network of spiking neurons that can be utilized for pattern-recognition problems.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Hardware realization of a hamming neural network with on-chip learning
    Schmid, A
    Leblebici, Y
    Mlynek, D
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : B191 - B194
  • [32] Design of a color reproduction neural network chip with on-chip learning capability
    Ker, JS
    Kuo, YH
    Liu, BD
    INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 1023 - 1026
  • [33] Neural Network Based image denoising with Pulse Mode Operations and Hybrid on-chip learning algorithm
    Gargouri, Amir
    Masmoudi, Dorra Sellami
    2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 729 - 732
  • [34] SNNOT: Spiking Neural Network With On-Chip Training for MIMO-OFDM Symbol Detection
    Zheng, Honghao
    Xu, Jiarui
    Liu, Lingjia
    Yi, Yang
    IEEE TRANSACTIONS ON GREEN COMMUNICATIONS AND NETWORKING, 2024, 8 (04): : 1809 - 1823
  • [35] The multi-chip design of analog CMOS expandable modified Hamming neural network with on-chip learning and storage for pattern classification
    Lan, JF
    Wu, CY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 565 - 568
  • [36] A Proposal for Hybrid Memristor-CMOS Spiking Neuromorphic Learning Systems
    Serrano-Gotarredona, Teresa
    Prodromakis, Themistoklis
    Linares-Barranco, Bernabe
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2013, 13 (02) : 74 - 88
  • [37] A general-purpose neural network with on-chip BP learning
    Lu, C
    Shi, BX
    Chen, L
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 520 - 523
  • [38] A mixed-signal VLSI neural network with on-chip learning
    Mirhassani, M
    Ahmadi, M
    Miller, WC
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 591 - 594
  • [39] Digital Implementation of On-Chip Hebbian Learning for Oscillatory Neural Network
    Luhulima, Edgar
    Abernot, Madeleine
    Corradi, Federico
    Todri-Sanial, Aida
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [40] Analog feed-forward neural network with on-chip learning
    Univ of Oslo, Oslo, Norway
    Analog Integr Circuits Signal Process, 1 (65-75):