Improvement of the Process Overlay Control for sub 40nm DRAM

被引:0
|
作者
Park, Sarohan [1 ]
Lee, Eun-Ha [1 ]
Shin, Eun-Kyoung [1 ]
Ryu, Yoon-Jung [1 ]
Shin, Hye-Jin [1 ]
Hwang, Seung-Hyun [1 ]
Lim, Hee-Youl [1 ]
Sun, Kyu-Tae [1 ]
Eom, Tae-Seung [1 ]
Kwak, Noh-Jung [1 ]
Park, Sung-Ki [1 ]
机构
[1] Hynix Semicond Inc, R&D Div, Ichon Si 467701, Kyoungki Do, South Korea
关键词
overlay performance; high order overlay correction; process effect;
D O I
10.1117/12.846489
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, DRAM technology node has shrunk below to 40nm HP (Half Pitch) patterning with significant progresses of hyper NA (Numerical Aperture) immersion lithography system and process development. Especially, the development of DPT (Double Patterning Technology) and SPT (Spacer Patterning Technology) can extend the resolution limit of lithography to sub 30nm HP patterning. However it is also necessary to improve the tighter overlay control for developing the sub 40nm DRAM because of small device overlap margin. Since new process technologies such as complex structure of DPT and SPT, new hard mask material and extreme CMP (Chemical Mechanical Planarization) process have also applied as design rule is decreased, the improvement of process overlay control is very important. In this paper, we have studied that the characterization of overlay performance for sub 40nm DRAM with actual experimental data. First, we have investigated the influence on the intra field overlay and inter field overlay with comparison of HOWA and HOPC and the improvement of inter field overlay residual errors. Then we have studied the process effects such as hard mask material, thermal process and CMP process that affect to overlay control.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] MANAGING VARIABILITY IN 40NM AND 28NM DESIGNS
    Wang, Yangang
    Zwolinski, Mark
    Appleby, Andrew
    Scoones, Mark
    Caldwell, Sonia
    Azam, Touqeer
    Hurat, Philippe
    Pitchford, Chris
    ELECTRONICS WORLD, 2012, 118 (1912): : 36 - 38
  • [32] A 40nm/65nm Process Adaptive Low Jitter Phase-Locked Loop
    Yuan Hengzhou
    Guo Yang
    Ma Zhuo
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 500 - 503
  • [33] A HomePlugAV SoC in 40nm CMOS Technology
    Findlater, Keith
    Bofill, Adria
    Reves, Xavier
    Abad, Jose
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [34] Assessment of Full Chip Level EUV Optical Correction for Sub 40nm Memory Device
    Lee, Jeonghoon
    Kim, Insung
    Goo, Doohoon
    Park, Joo-on
    Park, Changmin
    Park, Jinhong
    Yeo, Jeongho
    Choi, Seongwoon
    Han, Woosung
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES, 2009, 7271
  • [35] ASML illuminates a dry path to 40nm
    不详
    SOLID STATE TECHNOLOGY, 2007, 50 (02) : 26 - +
  • [36] A new FDSOI spin qubit platform with 40nm effective control pitch
    Bedecarrats, T.
    Paz, B. Cardoso
    Diaz, B. Martinez
    Niebojewski, H.
    Bertrand, B.
    Rambal, N.
    Comboroure, C.
    Sarrazin, A.
    Boulard, F.
    Guyez, E.
    Hartmann, J-M
    Morand, Y.
    Magalhaes-Lucas, A.
    Nowak, E.
    Catapano, E.
    Casse, M.
    Urdampilleta, M.
    Niquet, Y-M
    Gaillard, F.
    De Franceschi, S.
    Meunier, T.
    Vinet, M.
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [37] How can we improve sub 40nm Transistor properties by using Ion implantation
    Lee, Anbae
    Jin, Seungwoo
    Joo, Younghwan
    Jang, Ilsik
    Cha, Jaechun
    Jeong, Kichel
    Kang, Hyosang
    Cho, Cjay
    Jang, Jeonghoon
    Hwang, Sunny
    ION IMPLANTATION TECHNOLOGY 2010, 2010, 1321 : 37 - +
  • [38] Applications of MoSi-based Binary Intensity Mask for Sub-40nm DRAM
    Eom, Tae-Seung
    Shin, Eun-Kyoung
    Lee, Eun-Ha
    Ryu, Yoon-Jung
    Park, Jun-Taek
    Koo, Sunyoung
    Shin, Hye-Jin
    Hwang, Seung-Hyun
    Lim, Hee-Youl
    Park, Sarohan
    Sun, Kyu-Tae
    Kwak, Noh-Jung
    Park, Sungki
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640
  • [39] Advanced Immersion Contact Hole Patterning for sub 40nm Memory Applications - A Fundamental Resist Study
    Jang, Yun-Kyeong
    Yoon, Jin-Young
    Lee, Shi-Yong
    Yoon, Kwang-Sub
    Oh, Seok-Hwan
    Choi, Seong-Woon
    Han, Woo-Sung
    Kang, Seokho
    Penniman, Thomas
    Kim, Duk-Soo
    Chung, Dong Won
    Cho, Sung-Seo
    Xu, Cheng Bai
    Barclay, George
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273
  • [40] Immersion for 40nm production with 11.35NA
    Wagner, Christian
    Miyazaki, Junji
    MICROPROCESSES AND NANOTECHNOLOGY 2007, DIGEST OF PAPERS, 2007, : 12 - 12