Design Techniques for 48-Gb/s 2.4-pJ/b PAM-4 Baud-Rate CDR With Stochastic Phase Detector

被引:11
|
作者
Ju, Haram [1 ]
Lee, Kwangho [2 ]
Park, Kwanseo [3 ,4 ]
Jung, Woosong [5 ,6 ]
Jeong, Deog-Kyoon [6 ]
机构
[1] Korea Elect Technol Inst KETI, Seongnam 13509, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
[3] Yonsei Univ, Dept Syst Semicond Engn, Seoul 03722, South Korea
[4] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
[5] Seoul Natl Univ, Dept Electr & Comp Engn, Seoul 08826, South Korea
[6] Seoul Natl Univ, Inter Univ Semicond Res Ctr, Seoul 08826, South Korea
关键词
Clocks; Symbols; Receivers; Histograms; Detectors; Hardware; Stochastic processes; Baud-rate; clock and data recovery (CDR); histogram; Mueller-Muller phase detector (MMPD); PAM-4; receiver; stochastic phase detector (SPD); wireline; WIRELINE TRANSCEIVER; ADC;
D O I
10.1109/JSSC.2022.3189663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents design techniques for a PAM-4 baud-rate digital clock and data recovery (CDR) circuit utilizing a stochastic phase detector (SPD). The proposed baud-rate phase detector (PD) is designed in an inductive and stochastic way, so there is a clear difference from the existing deductive and logical method used in sign-sign Mueller-Muller PD (SS-MMPD), a representative baud-rate PD. By collecting the histograms of the sequential PAM-4 patterns under EARLY and LATE sampling phases and calculating optimal weights, the SPD exhibits optimized phase-locking characteristic that maximizes the PAM-4 vertical eye opening (VEO) compared with the conventional logical approaches. In addition, unlike SS-MMPD, which may suffer from a severe multiple-locking problem, the SPD tracks a unique and optimal sampling phase even with an adaptive decision-feedback equalizer (DFE). For verification, a prototype PAM-4 receiver is fabricated in 40-nm CMOS technology and occupies 0.24 mm(2). Tested with PRBS-7 patterns, it achieves a bit error rate (BER) of less than 10(-11) and energy efficiency of 2.4 pJ/b at 48 Gb/s.
引用
收藏
页码:3014 / 3024
页数:11
相关论文
共 24 条
  • [1] A 48Gb/s 2.4pJ/b PAM-4 Baud-Rate Digital CDR with Stochastic Phase Detection Technique in 40nm CMOS
    Ju, Haram
    Lee, Kwangho
    Jung, Woosong
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [2] A 48-Gb/s Baud-Rate PAM-4 Receiver Using Modified Time-Interpolated Latches
    Huang, Yuan-Pang
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4156 - 4160
  • [3] A 48-Gb/s Baud-Rate PAM-4 Receiver With One-Tap Speculative DFE and Reused Comparators
    Huang, Yuan-Pang
    Liu, Shen-Iuan
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [4] A PAM-4 Baud-Rate CDR with High-Gain Phase Detector Using Shared Sampler
    Cho, Seoung-geun
    Kang, Jin-Ku
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 115 - 116
  • [5] A 48 Gb/s PAM-4 Receiver With Pre-Cursor Adjustable Baud-Rate Phase Detector in 40 nm CMOS
    Jung, Woosong
    Lee, Kwangho
    Park, Kwanseo
    Ju, Haram
    Lee, Jinhyung
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) : 1414 - 1424
  • [6] A 25-Gb/s PAM-4 Baud-rate CDR with High Jitter Tolerance using Shared Sampler Method
    Cho, Seoung-Geun
    Kang, Jin-Ku
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (03) : 208 - 217
  • [7] A 48 Gb/s PAM4 receiver with Baud-rate phase-detector for multi-level signal modulation in 40 nm CMOS
    Lee, Kwangho
    Jung, Woosong
    Ju, Haram
    Lee, Jinhyung
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [8] A 14-28 Gb/s Reference-less Baud-rate CDR with Integrator-based Stochastic Phase and Frequency Detector
    Jung, Woosong
    Shim, Minkyo
    Roh, Seungha
    Jeong, Deog-Kyoon
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [9] Design Techniques for a 6.4-32-Gb/s 0.96-pJ/b Continuous-Rate CDR With Stochastic Frequency-Phase Detector
    Park, Kwanseo
    Shim, Minkyo
    Ko, Han-Gon
    Nikolic, Borivoje
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 573 - 585
  • [10] A 51Gb/s, 320mW, PAM4 CDR with Baud-Rate Sampling for High-Speed Optical Interconnects
    Qi, Nan
    Kang, Yuhang
    Lin, Qipeng
    Ma, Jianxu
    Shi, Jingbo
    Yin, Bozhi
    Liu, Chang
    Bai, Rui
    Hu, Shang
    Wang, Juncheng
    Du, Jiangbing
    Ma, Lin
    He, Zuyuan
    Liu, Ming
    Zhang, Feng
    Chiang, Patrick Yin
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 89 - 92