A PAM-4 Baud-Rate CDR with High-Gain Phase Detector Using Shared Sampler

被引:0
|
作者
Cho, Seoung-geun [1 ]
Kang, Jin-Ku [1 ]
机构
[1] Inha Univ, Sch Elect & Comp Engn, Incheon, South Korea
基金
新加坡国家研究基金会;
关键词
PAM-4; Receiver; Baud-rate CDR; Time-domain; Jitter Tolerance; Transition Density;
D O I
10.1109/ISOCC59558.2023.10396550
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a pulse amplitude modulation-4 (PAM-4) baud-rate clock and data recovery circuit that improves phase detector (PD) gain by increasing transition density. The proposed idea is that one sampler (shared sampler) serves as a data sampler and an error sampler simultaneously to minimize the number of samplers. It can reduce power consumption while having a high phase detector gain. In addition, the accuracy of the early/late signal is improved through the pattern dependent phase detector. Simulation result shows power consumption of the proposed receiver is 0.79[pJ/bit] at -17.8dB channel loss. This work is designed using 65nm process.
引用
收藏
页码:115 / 116
页数:2
相关论文
共 21 条
  • [1] A 25-Gb/s PAM-4 Baud-rate CDR with High Jitter Tolerance using Shared Sampler Method
    Cho, Seoung-Geun
    Kang, Jin-Ku
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (03) : 208 - 217
  • [2] Design Techniques for 48-Gb/s 2.4-pJ/b PAM-4 Baud-Rate CDR With Stochastic Phase Detector
    Ju, Haram
    Lee, Kwangho
    Park, Kwanseo
    Jung, Woosong
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 3014 - 3024
  • [3] Half baud-rate, low BER PAM-4 CDR based on SS-MMSE algorithm
    Liu, Peng
    Guo, Jun
    Jiang, Yingtao
    ELECTRONICS LETTERS, 2016, 52 (25) : 2036 - 2037
  • [4] A 48 Gb/s PAM-4 Receiver With Pre-Cursor Adjustable Baud-Rate Phase Detector in 40 nm CMOS
    Jung, Woosong
    Lee, Kwangho
    Park, Kwanseo
    Ju, Haram
    Lee, Jinhyung
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (05) : 1414 - 1424
  • [5] Reconfigurable Photonic Integrated Reservoir for Different Baud-Rate PAM-4 Signal Recognition
    Liu, Kailai
    Zhu, Ying
    Chang, Siyao
    Lei, Ming
    Yang, Chao
    Wang, Qiansheng
    Xiao, Xi
    2024 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION, OFC, 2024,
  • [6] A 48-Gb/s Baud-Rate PAM-4 Receiver Using Modified Time-Interpolated Latches
    Huang, Yuan-Pang
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4156 - 4160
  • [7] A 48Gb/s 2.4pJ/b PAM-4 Baud-Rate Digital CDR with Stochastic Phase Detection Technique in 40nm CMOS
    Ju, Haram
    Lee, Kwangho
    Jung, Woosong
    Jeong, Deog-Kyoon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [8] A 48-Gb/s Baud-Rate PAM-4 Receiver With One-Tap Speculative DFE and Reused Comparators
    Huang, Yuan-Pang
    Liu, Shen-Iuan
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [9] A 51Gb/s, 320mW, PAM4 CDR with Baud-Rate Sampling for High-Speed Optical Interconnects
    Qi, Nan
    Kang, Yuhang
    Lin, Qipeng
    Ma, Jianxu
    Shi, Jingbo
    Yin, Bozhi
    Liu, Chang
    Bai, Rui
    Hu, Shang
    Wang, Juncheng
    Du, Jiangbing
    Ma, Lin
    He, Zuyuan
    Liu, Ming
    Zhang, Feng
    Chiang, Patrick Yin
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 89 - 92
  • [10] A 50 Gb/s PAM-4 Transceiver With High-Swing Driver, Dual-Loop Analog Equalizer, and Integrator-Based Baud-Rate Linear CDR for Short-Reach Links
    Sim, Jincheol
    Sim, Changmin
    Choi, Jonghyuck
    Park, Seungwoo
    Kim, Seongcheol
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,