Design Techniques for 48-Gb/s 2.4-pJ/b PAM-4 Baud-Rate CDR With Stochastic Phase Detector

被引:11
|
作者
Ju, Haram [1 ]
Lee, Kwangho [2 ]
Park, Kwanseo [3 ,4 ]
Jung, Woosong [5 ,6 ]
Jeong, Deog-Kyoon [6 ]
机构
[1] Korea Elect Technol Inst KETI, Seongnam 13509, South Korea
[2] SK Hynix Inc, Icheon 17336, South Korea
[3] Yonsei Univ, Dept Syst Semicond Engn, Seoul 03722, South Korea
[4] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
[5] Seoul Natl Univ, Dept Electr & Comp Engn, Seoul 08826, South Korea
[6] Seoul Natl Univ, Inter Univ Semicond Res Ctr, Seoul 08826, South Korea
关键词
Clocks; Symbols; Receivers; Histograms; Detectors; Hardware; Stochastic processes; Baud-rate; clock and data recovery (CDR); histogram; Mueller-Muller phase detector (MMPD); PAM-4; receiver; stochastic phase detector (SPD); wireline; WIRELINE TRANSCEIVER; ADC;
D O I
10.1109/JSSC.2022.3189663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents design techniques for a PAM-4 baud-rate digital clock and data recovery (CDR) circuit utilizing a stochastic phase detector (SPD). The proposed baud-rate phase detector (PD) is designed in an inductive and stochastic way, so there is a clear difference from the existing deductive and logical method used in sign-sign Mueller-Muller PD (SS-MMPD), a representative baud-rate PD. By collecting the histograms of the sequential PAM-4 patterns under EARLY and LATE sampling phases and calculating optimal weights, the SPD exhibits optimized phase-locking characteristic that maximizes the PAM-4 vertical eye opening (VEO) compared with the conventional logical approaches. In addition, unlike SS-MMPD, which may suffer from a severe multiple-locking problem, the SPD tracks a unique and optimal sampling phase even with an adaptive decision-feedback equalizer (DFE). For verification, a prototype PAM-4 receiver is fabricated in 40-nm CMOS technology and occupies 0.24 mm(2). Tested with PRBS-7 patterns, it achieves a bit error rate (BER) of less than 10(-11) and energy efficiency of 2.4 pJ/b at 48 Gb/s.
引用
收藏
页码:3014 / 3024
页数:11
相关论文
共 24 条
  • [21] A 32-Gb/s 0.46-pJ/bit PAM4 CDR Using a Quarter-Rate Linear Phase Detector and a Self-Biased PLL-Based Multiphase Clock Generator
    Zhang, Zhao
    Zhu, Guang
    Wang, Can
    Wang, Li
    Yue, C. Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) : 2734 - 2746
  • [22] A 0.0285mm2 0.68pJ/bit Single-Loop Full-Rate Bang-Bang CDR without Reference and Separate Frequency Detector Achieving an 8.2(Gb/s)/μs Acquisition Speed of PAM-4 data in 28nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [23] A 0.0285-mm2 0.68-pJ/bit Single-Loop Full-Rate Bang-Bang CDR Without Reference and Separate FD Pulling Off an 8.2-Gb/s/μs Acquisition Speed of the PAM-4 Input in 28-nm CMOS
    Zhao, Xiaoteng
    Chen, Yong
    Mak, Pui-In
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) : 546 - 561
  • [24] A 0.079-pJ/b/dB 32-Gb/s 2<inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula> Half-Baud-Rate CDR Circuit With Frequency Detector
    Lan, Yi-Hao
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (04) : 704 - 713