Implementation of 16x16 SRAM Memory Array

被引:0
|
作者
Banga, Himanshu [1 ]
Agarwal, Dheeraj [2 ]
机构
[1] MANIT, ECE Dept, Bhopal, India
[2] MANIT, Dept ECE, Bhopal, India
关键词
SRAM; DELAY; UMC180nm; 6T SRAM cell; Sleep Stack; Forced Stack;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
SRAM is a main part of cache and it is used in many applications like microprocessor, date storage which occupy significant portion of die area and consume large fraction of energy. Memories should consume less power to improve system performance, stability, and efficiency. In this paper we have designed a 16x16 SRAM array, to reduce leakage power and the die area to maximize the performance. This was achieved by relaxing the area considerations of the peripherals, to a limited extent by designing peripheral which has less area and consumes less power. Further power consumption can be reduced by forced transistor technique and sleep transistor technique. It is seen from the analysis that sleep transistor technique shows % 56.92 less power dissipation compared to forced stack transistor technique but forced technique shows 99.94 % less delay than sleep technique. The 16x16 SRAM memory has been designed, implemented & analyzed in standard UMC 180nm technology library using Cadence tool.
引用
收藏
页码:458 / 462
页数:5
相关论文
共 50 条
  • [21] Characteristics of 16x16 micro optical switch
    Choi, H
    Yoon, Y
    Kim, JH
    Kim, YS
    2002 IEEE/LEOS INTERNATIONAL CONFERENCE ON OPTICAL MEMS, CONFERENCE DIGEST, 2002, : 109 - 110
  • [22] A GAAS 16X16 BIT PARALLEL MULTIPLIER
    NAKAYAMA, Y
    SUYAMA, K
    SHIMIZU, H
    YOKOYAMA, N
    OHNISHI, H
    SHIBATOMI, A
    ISHIKAWA, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (05) : 599 - 603
  • [23] A 16X16 MICROSTRIP ARRAY OF ELECTROMAGNETICALLY COUPLED PATCHES OPERATING IN THE HIGH-GAIN REGION
    LEE, RQ
    LEE, KF
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 1990, 3 (06) : 199 - 200
  • [24] VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier
    Tawfeek, Radwa M.
    Elmenyawi, Marwa A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (06) : 971 - 985
  • [25] ASTRONOMICAL APPLICATIONS OF THE NEW GODDARD SI-BI 16X16 ARRAY CAMERA SYSTEM
    LAMB, G
    GEZARI, D
    SHU, P
    HOFFMANN, W
    MCCREIGHT, C
    TRESCHFIENBERG, R
    FAZIO, G
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1984, 445 : 113 - 118
  • [26] 16x16 Two-dimensional optoelectronic integrated receiver array for highly parallel interprocessor networks
    Yano, H
    Sawada, S
    Doguchi, K
    Kato, T
    Sasaki, G
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (05) : 689 - 694
  • [27] A 16X16 CROSSPOINT SWITCH FOR TERNARY ENCODED SIGNALS
    JAYAKUMAR, A
    YOUNG, KC
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (03) : 566 - 571
  • [28] A MULTICHIP PACKAGED GAAS 16X16 PARALLEL MULTIPLIER
    SEKIGUCHI, T
    SAWADA, S
    HIROSE, T
    NISHIGUCHI, M
    SHIGA, N
    HAYASHI, H
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1992, 15 (04): : 444 - 450
  • [29] Polymeric 16x16 digital optical switch matrix
    Rabbering, FLW
    van Nunen, JFP
    Eldada, L
    ECOC'01: 27TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOLS 1-6, 2001, : A78 - A79
  • [30] A 45NS 16X16 CMOS MULTIPLIER
    KAJI, Y
    SUGIYAMA, N
    KITAMURA, Y
    OHYA, S
    KIKUCHI, M
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 84 - 85