A wideband 2.4-GHz delta-sigma fractional-N PLL with 1-MB/s in-loop modulation

被引:169
|
作者
Pamarti, S [1 ]
Jansson, L
Galton, I
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92092 USA
[2] Silicon Wave Inc, San Diego, CA 92122 USA
基金
美国国家科学基金会;
关键词
Bluetooth; delta-sigma; fractional-N; frequency synthesizer; in-loop modulation; phase-locked loop (PLL);
D O I
10.1109/JSSC.2003.820858
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A phase noise cancellation technique and a charge pump linearization technique, both of which are insensitive to component errors, are presented and demonstrated as enabling components in a wideband CMOS delta-sigma fractional-N phase-locked loop (PLL). The PLL has a loop bandwidth of 460 kHz and is capable of 1-Mb/s in-loop FSK modulation at center frequencies of 2402 + k MHz for k = 0, 1, 2,..., 78. For each frequency, measured results indicate that the peak spot phase noise reduction achieved by the phase noise cancellation technique is 16 dB or better, and the minimum suppression of fractional spurious tones achieved by the charge pump linearization technique is 8 dB or better. With both techniques enabled, the PLL achieves a worst-case phase noise of - 121 dBc/Hz at 3-MHz offsets, and a worst-case in-band noise floor of -96 dBc/Hz. The PLL circuitry consumes 34.4 mA from 1.8-2.2-V supplies. The IC is realized in a 0.18-mum mixed-signal CMOS process, and has a die size of 2.72 mm x 2.47 mm.
引用
收藏
页码:49 / 62
页数:14
相关论文
共 36 条
  • [31] A 65 nm 19.1-to-20.4 GHz Sigma-Delta Fractional-N Frequency Synthesizer with Two-Point Modulation for FMCW Radar Applications
    Xu, Yuanyuan
    Li, Wei
    Wang, Wei
    Wu, Dan
    He, Lai
    Hu, Jintao
    IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (01) : 64 - 76
  • [32] Reduced complexity 1-bit high-order digital delta-sigma modulator for low-voltage fractional-N frequency synthesis applications
    Bornoosh, B
    Afzali-Kusha, A
    Dehghani, R
    Mehrara, M
    Atarodi, SM
    Nourani, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (05): : 471 - 477
  • [33] A 0.65-V 2.5-GHz Fractional-N Synthesizer With Two-Point 2-Mb/s GFSK Data Modulation
    Yu, Shih-An
    Kinget, Peter
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) : 2411 - 2425
  • [34] A 0.5-V 1.6-mW 2.4-GHz Fractional-N All-Digital PLL for Bluetooth LE With PVT-Insensitive TDC Using Switched-Capacitor Doubler in 28-nm CMOS
    Pourmousavian, Naser
    Kuo, Feng-Wei
    Siriburanon, Teerachot
    Babaie, Masoud
    Staszewski, Robert Bogdan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2572 - 2583
  • [35] A Self-Calibrated 10Mb/s Phase Modulator with-37.4dB EVM Based on a 10.1-to-12.4GHz,-246.6dB-FOM, Fractional-N Subsampling PLL
    Markulic, Nereo
    Raczkowski, Kuba
    Martens, Ewout
    Paro Filho, Pedro Emiliano
    Hershberg, Benjamin
    Wambacq, Piet
    Craninckx, Jan
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 176 - U239
  • [36] A 0.12-mm2 1.2-to-2.4-mW 1.3-to-2.65-GHz Fractional-N Bang-Bang Digital PLL With 8-μs Settling Time for Multi-ISM-Band ULP Radios
    Un, Ka-Fai
    Qi, Gengzhen
    Yin, Jun
    Yang, Shiheng
    Yu, Shupeng
    Ieong, Chio-In
    Mak, Pui-In
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (09) : 3307 - 3316