A wideband 2.4-GHz delta-sigma fractional-N PLL with 1-MB/s in-loop modulation

被引:169
|
作者
Pamarti, S [1 ]
Jansson, L
Galton, I
机构
[1] Univ Calif San Diego, Dept Elect & Comp Engn, La Jolla, CA 92092 USA
[2] Silicon Wave Inc, San Diego, CA 92122 USA
基金
美国国家科学基金会;
关键词
Bluetooth; delta-sigma; fractional-N; frequency synthesizer; in-loop modulation; phase-locked loop (PLL);
D O I
10.1109/JSSC.2003.820858
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A phase noise cancellation technique and a charge pump linearization technique, both of which are insensitive to component errors, are presented and demonstrated as enabling components in a wideband CMOS delta-sigma fractional-N phase-locked loop (PLL). The PLL has a loop bandwidth of 460 kHz and is capable of 1-Mb/s in-loop FSK modulation at center frequencies of 2402 + k MHz for k = 0, 1, 2,..., 78. For each frequency, measured results indicate that the peak spot phase noise reduction achieved by the phase noise cancellation technique is 16 dB or better, and the minimum suppression of fractional spurious tones achieved by the charge pump linearization technique is 8 dB or better. With both techniques enabled, the PLL achieves a worst-case phase noise of - 121 dBc/Hz at 3-MHz offsets, and a worst-case in-band noise floor of -96 dBc/Hz. The PLL circuitry consumes 34.4 mA from 1.8-2.2-V supplies. The IC is realized in a 0.18-mum mixed-signal CMOS process, and has a die size of 2.72 mm x 2.47 mm.
引用
收藏
页码:49 / 62
页数:14
相关论文
共 36 条
  • [21] A 5.8-GHz delta-sigma fractional-N frequency synthesizer for IEEE 802.11a applications
    Wu, SM
    Liu, RY
    Chen, WL
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1074 - 1077
  • [22] A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier
    Shu, KL
    Sánchez-Sinencio, E
    Silva-Martínez, J
    Embabi, SHK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) : 866 - 874
  • [23] A Fractional-N Divider for Phase-Locked Loop with Delta-Sigma Modulator and Phase-Lag Selector
    Fu, Yupeng
    Li, Lianming
    Wang, Dongming
    2018 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2018, : 16 - 18
  • [24] A 32kHz-Reference 2.4GHz Fractional-N Oversampling PLL with 200kHz Loop Bandwidth
    Qiu, Junjun
    Sun, Zheng
    Liu, Bangan
    Wang, Wenqian
    Xu, Dingxin
    Herdian, Hans
    Huang, Hongye
    Zhang, Yuncheng
    Wang, Yun
    Shirane, Atsushi
    Okada, Kenichi
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 454 - +
  • [25] Incorporating the single-loop delta-sigma modulator in fractional-N frequency synthesizer for phase-noise improvement
    Li, C. J.
    Huang, C. H.
    Ho, W. H.
    Horng, T. S.
    Peng, K. C.
    2006 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, 2006, : 183 - +
  • [26] A spread-spectrum clock generator using fractional-N PLL controlled delta-sigma modulator for serial-ATA III
    Cheng, Kuo-Hsing
    Hung, Cheng-Liang
    Chang, Chih-Hsien
    Lo, Yu-Lung
    Yang, Wei-Bin
    Miaw, Jiunn-Way
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 64 - +
  • [27] Design of 2.1-4.8GHz Fractional-N Frequency Divider based on Digital Delta-Sigma Modulator and Clock Distribution Technique
    Wu, Po-Hsien
    Cheng, Kai-Lun
    Shen, Ting-Han
    Ma, Chia-Chien
    Kuo, Yue-Fang
    2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 174 - 176
  • [28] 1GHz monolithic high spectrum purity fractional-N frequency synthesizer with a 3-B third-order delta-sigma modulator
    Chi, BY
    Zhu, XL
    Huang, SL
    Wang, ZH
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1504 - 1507
  • [29] A 2.4-GHz Extended-Range Type-I ΣΔ Fractional-N Synthesizer With 1.8-MHz Loop Bandwidth and-110-dBc/Hz Phase Noise
    Shekhar, Sudip
    Gangopadhyay, Daibashish
    Woo, Eum-Chan
    Allstot, David J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (08) : 472 - 476
  • [30] A 36.3-to-38.2GHz-216dBc/Hz2 40nm CMOS Fractional-N FMCW Chirp Synthesizer PLL with a Continuous-Time Bandpass Delta-Sigma Time-to-Digital Converter
    Weyer, Daniel
    Dayanik, M. Batuhan
    Jang, Sunmin
    Flynn, Michael P.
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 250 - +