An efficient hardware design of SIFT algorithm using fault tolerant reversible logic

被引:0
|
作者
Pal, Chandrajit [1 ]
Das, Pabitra [1 ]
MandaF, Sudhindu Bikash [1 ]
Chakrabarti, Amlan [1 ]
Basu, Samik [2 ]
Ghosh, Ranjan [1 ]
机构
[1] Univ Calcutta, AK Choudhury Sch Informat Technol, Kolkata 700073, W Bengal, India
[2] CoreEL Technol I Pvt Ltd, Hyderabad, Andhra Pradesh, India
关键词
Scale Invariant Feature Transform(SIFT); reversible logic; fault tolerant; Difference of Gaussian(DoG); Reversible Fault Tolerant(RFT) gate; system on chip(SoC); FPGA(Field Programmable Gate Array); system generator;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Scale Invariant Feature Transform (SIFT) algorithm is used to generate image features which is very essential for object recognition, feature detection, image matching etc. This paper proposes an optimized hardware architecture for realizing the SIFT algorithm with reversible logic prototyped using Field Programmable Gate Array (FPGA). The digital hardware logic has been implemented with reversible and fault tolerant capabilities at significant design sections substituting the adder and multiplier functions which is one of the first of its kind of implementation of this application needed for designing energy efficient systems such as SoC (System on Chip) based robotic vision system. Reversible logic is emerging as an important research area for low power CMOS design, DSP applications and battery operated embedded systems meant for image processing. The reversible logic is implemented using our new proposed RFT (Reversible Fault Tolerant) gates (which is reversible as well as fault tolerant) that is used to design a new innovated adder circuit. The new adder circuit uses very less hardware resource which is again substituted with minimum complexity reversible gate. The proposed design shows invariancy to various image parameters such as scale, rotation, viewpoint and noise unlike other state of the art works. Moreover our design can process a frame of resolution 640*480 in 15 millisecond, at a rate of 64 frames per second which meets the real time video rate constraint, what represents a speed up of 415x compared to the software execution of the method.
引用
收藏
页码:514 / 519
页数:6
相关论文
共 50 条
  • [1] A Novel Design Reversible logic based Configurable Fault-Tolerant Embryonic Hardware
    Khalil, Kasem
    Dey, Bappaditya
    Sherazi, Yasser
    Kumar, Ashok
    Bayoumi, Magdy
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [2] DESIGN OF FAULT TOLERANT ARITHMETIC & LOGICAL UNIT USING REVERSIBLE LOGIC
    Kaur, Taranjot
    Singh, Nirmal
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 331 - 334
  • [3] A Design of Fault Tolerant Reversible Arithmetic Logic Unit
    Safari, Parisa
    Haghparast, Majid
    Azari, Asgar
    LIFE SCIENCE JOURNAL-ACTA ZHENGZHOU UNIVERSITY OVERSEAS EDITION, 2012, 9 (03): : 643 - 646
  • [4] Design of Fault Tolerant Reversible Arithmetic Logic Unit in QCA
    Sen, Bibhash
    Dutta, Manojit
    Banik, Debajyoty
    Singh, Dipak K.
    Sikdar, Biplab K.
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 241 - 245
  • [5] Reversible fault-tolerant logic
    Boykin, PO
    Roychowdhury, VP
    2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 444 - 453
  • [6] Reversible fault-tolerant logic
    Boykin, P.O. (boykin@ece.ufl.edu), IEEE Comput. Soc. Tech. Commit. on Fault-Tolerant Comput.; IFIP WG 10.4 on Dependable Comput. and Fault Tolerance; IEICE Tech. Group on Dependable Comput. (Institute of Electrical and Electronics Engineers Computer Society):
  • [7] Nanotechnology-Based Efficient Fault Tolerant Decoder in Reversible Logic
    Tara, Nazma
    Sufian, Md. Kamal Ibne
    Babu, Hafiz Md. Hasan
    2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 60 - 63
  • [8] Design of integrated reversible fault-tolerant arithmetic and logic unit
    Kamaraj, A.
    Marichamy, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 69 : 16 - 23
  • [9] Synthesis of Fault Tolerant Reversible Logic Circuits
    Islam, Md. Saiful
    Rahman, M. M.
    Begum, Zerina
    Hafiz, Mohd Zulfiquar
    Al Mahmud, Abdullah
    IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 447 - +
  • [10] Design of an Extremely Energy-Efficient Hardware Algorithm Using Adiabatic Superconductor Logic
    Xu, Q.
    Yamanashi, Y.
    Yoshikawa, N.
    Ayala, C. L.
    Takeuchi, N.
    Ortlepp, T.
    2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,