An efficient hardware design of SIFT algorithm using fault tolerant reversible logic

被引:0
|
作者
Pal, Chandrajit [1 ]
Das, Pabitra [1 ]
MandaF, Sudhindu Bikash [1 ]
Chakrabarti, Amlan [1 ]
Basu, Samik [2 ]
Ghosh, Ranjan [1 ]
机构
[1] Univ Calcutta, AK Choudhury Sch Informat Technol, Kolkata 700073, W Bengal, India
[2] CoreEL Technol I Pvt Ltd, Hyderabad, Andhra Pradesh, India
关键词
Scale Invariant Feature Transform(SIFT); reversible logic; fault tolerant; Difference of Gaussian(DoG); Reversible Fault Tolerant(RFT) gate; system on chip(SoC); FPGA(Field Programmable Gate Array); system generator;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Scale Invariant Feature Transform (SIFT) algorithm is used to generate image features which is very essential for object recognition, feature detection, image matching etc. This paper proposes an optimized hardware architecture for realizing the SIFT algorithm with reversible logic prototyped using Field Programmable Gate Array (FPGA). The digital hardware logic has been implemented with reversible and fault tolerant capabilities at significant design sections substituting the adder and multiplier functions which is one of the first of its kind of implementation of this application needed for designing energy efficient systems such as SoC (System on Chip) based robotic vision system. Reversible logic is emerging as an important research area for low power CMOS design, DSP applications and battery operated embedded systems meant for image processing. The reversible logic is implemented using our new proposed RFT (Reversible Fault Tolerant) gates (which is reversible as well as fault tolerant) that is used to design a new innovated adder circuit. The new adder circuit uses very less hardware resource which is again substituted with minimum complexity reversible gate. The proposed design shows invariancy to various image parameters such as scale, rotation, viewpoint and noise unlike other state of the art works. Moreover our design can process a frame of resolution 640*480 in 15 millisecond, at a rate of 64 frames per second which meets the real time video rate constraint, what represents a speed up of 415x compared to the software execution of the method.
引用
收藏
页码:514 / 519
页数:6
相关论文
共 50 条
  • [31] SIFT - DESIGN AND ANALYSIS OF A FAULT-TOLERANT COMPUTER FOR AIRCRAFT CONTROL
    WENSLEY, JH
    LAMPORT, L
    GOLDBERG, J
    GREEN, MW
    LEVITT, KN
    MELLIARSMITH, PM
    SHOSTAK, RE
    WEINSTOCK, CB
    PROCEEDINGS OF THE IEEE, 1978, 66 (10) : 1240 - 1255
  • [32] An efficient fault-tolerant VLSI architecture using parallel evolvable hardware technology
    Stefatos, EF
    Arslan, T
    2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS, 2004, : 97 - 103
  • [33] Design of a compact reversible fault tolerant division circuit
    Babu, Hafiz Md. Hasan
    Mia, Md. Solaiman
    MICROELECTRONICS JOURNAL, 2016, 51 : 15 - 29
  • [34] An approach for fault tolerant controller design using Kalman filters and fuzzy logic
    Rajapakse, A
    Furuta, K
    Kondo, S
    ARTIFICIAL INTELLIGENCE IN REAL-TIME CONTROL 1997, 1998, : 463 - 468
  • [35] DESIGN AND EVALUATION OF A FAULT-TOLERANT MULTIPROCESSOR USING HARDWARE RECOVERY BLOCKS - COMMENTS
    CICIANI, B
    CANTONE, G
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (09) : 1336 - 1337
  • [36] Energy Efficient Design of Fast Fourier Transform using Reversible Logic
    Awais, Muhammad
    Paara, Maah
    Ahmed, Ashfaq
    Tariq, Usman
    SUSTAINABLE ENERGY TECHNOLOGIES AND ASSESSMENTS, 2022, 52
  • [37] Key Point Extraction Hardware Using SIFT Algorithm in FPGA
    Kwon, Yong Hyeon
    Jeon, Jae Wook
    2021 IEEE REGION 10 SYMPOSIUM (TENSYMP), 2021,
  • [38] Design of hardware RGB to HMMD converter based on reversible logic
    Touil, Lamjed
    Ouni, Bouraoui
    IET IMAGE PROCESSING, 2017, 11 (08) : 646 - 655
  • [39] Fault-tolerant evolvable hardware using FPGAs
    Wu Huicong
    Song Xuejun
    Liu Shanghe
    Zhao Qiang
    Proceedings of the First International Symposium on Test Automation & Instrumentation, Vols 1 - 3, 2006, : 950 - 953
  • [40] Efficient Design of Fault Tolerant Tiles In QCA
    Sen, Bibhash
    Agarwal, Aman
    Nath, Rajdeep Kumar
    Mukherjee, Rijoy
    Sikdar, Biplab K.
    2014 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2014,