SCPG: A New Technique to reduce Leakage Power in 16-bit binary multiplier

被引:0
|
作者
Sudha, D. [1 ]
Rani, Ch. Santhi [2 ]
机构
[1] GRIET, Dept ECE, Hyderabad, Andhra Prades, India
[2] DMSSVH Coll Engn, Dept ECE, Machilipatnam, Andhra Prades, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC) | 2014年
关键词
SCPG; reducing power; VLSI Logic;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Power gating is the most effective existing solution to reduce leakage power for VLSI Logic. Though, power gating is not basically working in an active mode due to the expenses of inflow current and data detainment. The proposed SCPG (Subclass power gating) technique in this paper brings synchronously with scaling of voltage and frequency and reduction of power is acquired by power gating in the clock cycle throughout active mode, to decrease overall power expenditure by power gating within the clock cycle. The proposed SCPG technique can be enforce using standard EDA tools with simple modification to the standard power gating design flow. Adopting a 90nm library and the Synopsys EDA tool suite, the technique is to validate with 16-bit parallel binary multiplier. Compared to designs with SCPG, in a given power budget, we prove that 50x increase in clock frequency with 45x improvement in energy efficiency in 16 bit parallel binary multiplier.
引用
收藏
页码:1033 / 1039
页数:7
相关论文
共 50 条
  • [31] Efficient power management strategy for siemens 16-bit microcontrollers
    Qi, C
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 90 - 93
  • [32] Performance Analysis of Low Power and High Speed 16-Bit CRC Generator Using GDI Technique
    Nehru, K.
    Babu, M. Ramesh
    Sravana, J.
    Reddy, Shashikanth
    2016 3RD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2016,
  • [33] Power analysis of a 32-bit RISC microcontroller integrated with a 16-bit DSP
    Bajwa, RS
    Schumann, N
    Kojima, H
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 137 - 142
  • [34] A Digital Self-Calibration Technique For 16-bit SAR ADC
    Liang, Feng
    Xue, Yunan
    Li, Dejian
    Wang, Hongyi
    PROCEEDINGS OF 2018 IEEE 3RD ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC 2018), 2018, : 1011 - 1014
  • [35] Leakage reduction at the architectural level and its application to 16 bit multiplier architectures
    Schuster, C
    Nagel, JL
    Piguet, C
    Farine, PA
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 169 - 178
  • [36] Shifting primes: Optimizing elliptic curve cryptography for 16-bit devices without hardware multiplier
    Marin, Leandro
    Jara, Antonio
    Skarmeta Gomez, Antonio
    MATHEMATICAL AND COMPUTER MODELLING, 2013, 58 (5-6) : 1155 - 1174
  • [37] New 78KOR series 16-bit microcomputers
    Mizoguchi, Makoto
    Ishikawa, Kiyoshi
    Nakano, Masataka
    Kumagai, Toshiyuki
    Isogai, Hideo
    Takana, Kentaro
    NEC TECHNICAL JOURNAL, 2007, 2 (04): : 29 - 34
  • [38] A low-power 16-bit 500 kS/s ADC
    Guo, HD
    Rector, DM
    La Rue, GS
    2005 IEEE Workshop on Microelectronics and Electron Devices, 2005, : 84 - 87
  • [39] NEW PERIPHERAL CHIPS EXTEND THE RANGE OF 16-BIT MICROPROCESSORS
    POSA, JG
    ELECTRONICS-US, 1979, 52 (14): : 39 - 40
  • [40] 16-bit embedded controllers open up new markets
    Bursky, D
    ELECTRONIC DESIGN, 1996, 44 (12) : 77 - &