SCPG: A New Technique to reduce Leakage Power in 16-bit binary multiplier

被引:0
|
作者
Sudha, D. [1 ]
Rani, Ch. Santhi [2 ]
机构
[1] GRIET, Dept ECE, Hyderabad, Andhra Prades, India
[2] DMSSVH Coll Engn, Dept ECE, Machilipatnam, Andhra Prades, India
来源
2014 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (IEEE ICCIC) | 2014年
关键词
SCPG; reducing power; VLSI Logic;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Power gating is the most effective existing solution to reduce leakage power for VLSI Logic. Though, power gating is not basically working in an active mode due to the expenses of inflow current and data detainment. The proposed SCPG (Subclass power gating) technique in this paper brings synchronously with scaling of voltage and frequency and reduction of power is acquired by power gating in the clock cycle throughout active mode, to decrease overall power expenditure by power gating within the clock cycle. The proposed SCPG technique can be enforce using standard EDA tools with simple modification to the standard power gating design flow. Adopting a 90nm library and the Synopsys EDA tool suite, the technique is to validate with 16-bit parallel binary multiplier. Compared to designs with SCPG, in a given power budget, we prove that 50x increase in clock frequency with 45x improvement in energy efficiency in 16 bit parallel binary multiplier.
引用
收藏
页码:1033 / 1039
页数:7
相关论文
共 50 条
  • [21] 16-Bit FRAM MCU features low power
    Harrison, Jim, 1600, Hearst Business Communications (56):
  • [22] 16-BIT CPU ADDS POWER TO STD BUS
    BURCKLE, RA
    CONTROL ENGINEERING, 1983, 30 (13) : 80 - 80
  • [23] A Leakage-Tolerant 16-Bit Comparator using Lector Technique Based Footless Domino Logic Circuit
    Ghimiray, Sapna Rani
    Meher, Preetisudha
    Kumar, Manish
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [24] NEW SINGLE-BOARD 16-BIT MU-CS MAY SOON BE CHALLENGED BY 16-BIT CHIPS
    BURSKY, D
    ELECTRONIC DESIGN, 1978, 26 (11) : 52 - 53
  • [25] Low energy 16-bit Booth leapfrog array multiplier using dynamic adders
    Chong, K.-S.
    Gwee, B.-H.
    Chang, J.-S.
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (02) : 170 - 174
  • [26] Nonvolatile Low Power 16-bit/32-bit Magnetic Tunnel Junction Based Binary Counter and Its Scaling
    Togashi, Shuta
    Ohsawa, Takashi
    Endoh, Tetsuo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (02)
  • [27] 16-bit binary multiplication using high radix analog digits
    Mirhassani, Mitra
    Ahmadi, Majid
    Jullien, Graham A.
    2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 332 - +
  • [28] A low-power 16-bit multiplier-accumulator using series-regulated mixed swing techniques
    Krishnamurthy, RK
    Schmit, H
    Carley, LR
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 499 - 502
  • [29] Power Optimization in a 16-bit 200 MSPS Pipeline ADC
    Li, Ting
    Liu, Lu
    Wang, Yan
    Zhang, Yong
    Wang, Xu
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1011 - 1013
  • [30] UNIX, NOT CP/M FOR NEW 16-BIT MICROS
    不详
    SMALL BUSINESS COMPUTERS, 1983, 7 (03): : 4 - 4