SCPG: A New Technique to reduce Leakage Power in 16-bit binary multiplier

被引:0
|
作者
Sudha, D. [1 ]
Rani, Ch. Santhi [2 ]
机构
[1] GRIET, Dept ECE, Hyderabad, Andhra Prades, India
[2] DMSSVH Coll Engn, Dept ECE, Machilipatnam, Andhra Prades, India
关键词
SCPG; reducing power; VLSI Logic;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Power gating is the most effective existing solution to reduce leakage power for VLSI Logic. Though, power gating is not basically working in an active mode due to the expenses of inflow current and data detainment. The proposed SCPG (Subclass power gating) technique in this paper brings synchronously with scaling of voltage and frequency and reduction of power is acquired by power gating in the clock cycle throughout active mode, to decrease overall power expenditure by power gating within the clock cycle. The proposed SCPG technique can be enforce using standard EDA tools with simple modification to the standard power gating design flow. Adopting a 90nm library and the Synopsys EDA tool suite, the technique is to validate with 16-bit parallel binary multiplier. Compared to designs with SCPG, in a given power budget, we prove that 50x increase in clock frequency with 45x improvement in energy efficiency in 16 bit parallel binary multiplier.
引用
收藏
页码:1033 / 1039
页数:7
相关论文
共 50 条
  • [1] A 16-BIT X 16-BIT PIPELINED MULTIPLIER MACROCELL
    HENLIN, DA
    FERTSCH, MT
    MAZIN, M
    LEWIS, ET
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 542 - 547
  • [2] A combined 16-bit binary and dual galois field multiplier
    Garria, J
    Schulte, MJ
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 63 - 68
  • [3] 16-bit GDI Multiplier Design for Low Power Applications
    Reddy, B. N. Manjunatha
    Shanthala, S.
    VijayaKumar, B. R.
    2017 INTERNATIONAL CONFERENCE ON SMART GRIDS, POWER AND ADVANCED CONTROL ENGINEERING (ICSPACE), 2017, : 372 - 375
  • [4] A robust asynchronous 16 x 16-bit subthreshold multiplier using SAPTL technique
    Zhang, Qi
    Wu, Yuping
    Chen, Lan
    Zhang, Xuelian
    MICROELECTRONICS RELIABILITY, 2018, 91 : 98 - 111
  • [5] A 16-BIT SELF-TESTING MULTIPLIER
    RAINARD, JL
    VERNAY, YJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1981, 16 (03) : 174 - 179
  • [6] Design of Efficient 16-bit Vedic Multiplier
    Chowdary, K. Keshav Sai
    Mourya, K.
    Teja, S. Ravi
    Babu, G. Suresh
    Priya, S. Sridevi Sathya
    ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
  • [7] THE POWER IS WITH A NEW 16-BIT SOS MICROPROCESSOR
    COHEN, C
    ELECTRONICS, 1980, 53 (22): : 75 - &
  • [8] A FAST 16-BIT NMOS PARALLEL MULTIPLIER
    LEROUGE, CP
    GIRARD, P
    COLARDELLE, JS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (03) : 338 - 342
  • [9] High Performance 16-Bit MCML Multiplier
    Delican, Yavuz
    Morgul, Avni
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 157 - +
  • [10] A low power 16-bit booth leapfrog array multiplier using dynamic adders
    Chong, KS
    Gwee, BH
    Chang, JS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 437 - 440