Efficient Fixed-Width Adder-Tree Design

被引:12
|
作者
Mohanty, Basant Kumar [1 ]
机构
[1] SVKMs NMIMS, Mukesh Patel Sch Technol Management & Engn, Dept Elect & Telecommun Engn, Shirpur Campus, Dhule 425405, India
关键词
Adder; approximate design; arithmetic circuit; LOW-POWER;
D O I
10.1109/TCSII.2018.2849214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventionally, fixed-width adder-tree (AT) design is obtained from the full-width AT design by employing direct or post-truncation. In direct-truncation, one lower order bit of each adder output of full-width AT is post-truncated, and in the case of post-truncation, (p) lower order-bits of final-stage adder output are truncated, where p = [log(2)N] and N is the input-vector size. Both these methods does not provide an efficient design. In this brief, a novel scheme is presented to obtain fixed-width AT design using truncated input. A bias estimation formula based on probabilistic approach is presented to compensate for the truncation error. The proposed fixed-width AT design for input-vector sizes 8 and 16 offers (37%, 23%, 22%) and (51%, 30%, 27%) area-delay product saving for word-length sizes (8, 12, 16), respectively, and calculates the output almost with the same accuracy as the post-truncated fixed-width AT, which has the highest accuracy among the existing fixed-width AT. Further, we observed that Walsh-Hadamard transform based on the proposed fixed-width AT design reconstruct higher-texture images with higher peak signal-to-noise ratio (PSNR) and moderate-texture images with almost the same PSNR compared to those obtained using the existing AT designs. Besides, the proposed design creates an additional advantage to optimize other blocks appear at the upstream of the AT in a complex design.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [31] FIXED-WIDTH CONFIDENCE BOUNDS FOR REGRESSION PARAMETERS
    SRIVASTAVA, MS
    ANNALS OF MATHEMATICAL STATISTICS, 1971, 42 (04): : 1403 - +
  • [32] Fixed-Width Multiplier with Simple Compensation Bias
    Bhusare, Saroja S.
    Bhaaskaran, V. S. Kanchana
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 395 - 402
  • [33] Fixed-Width Modified Booth Multiplier Design Based on Error Bound Analysis
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Kim, Hwan-Yong
    Kim, Gwang-Jun
    Kim, Dae-Ik
    Kim, Yong-Kab
    MULTIMEDIA, COMPUTER GRAPHICS AND BROADCASTING, PT II, 2011, 263 : 248 - 256
  • [34] Error Compensation Techniques for Fixed-Width Array Multiplier Design - A Technical Survey
    Balamurugan, S.
    Mallick, P. S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (03)
  • [35] Design of a lower-error fixed-width multiplier for speech processing application
    Van, Lan-Da
    Wang, Shuenn-Shyang
    Tenqchen, Shing
    Feng, Wu-Shiung
    Jeng, Bor-Shenn
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 3
  • [36] Design of a lower-error fixed-width multiplier for speech processing application
    Van, LD
    Wang, SS
    Shing, TC
    Feng, VS
    Jeng, BS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 130 - 133
  • [37] A generalized methodology for lower-error area-efficient fixed-width multipliers
    Van, LD
    Lee, SH
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 65 - 68
  • [39] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [40] Cost-efficient fixed-width confidence intervals for the difference of two Bernoulli proportions
    Erazo, Ignacio
    Goldsman, David
    Mei, Yajun
    JOURNAL OF SIMULATION, 2024, 18 (05) : 726 - 744