Efficient Fixed-Width Adder-Tree Design

被引:12
|
作者
Mohanty, Basant Kumar [1 ]
机构
[1] SVKMs NMIMS, Mukesh Patel Sch Technol Management & Engn, Dept Elect & Telecommun Engn, Shirpur Campus, Dhule 425405, India
关键词
Adder; approximate design; arithmetic circuit; LOW-POWER;
D O I
10.1109/TCSII.2018.2849214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventionally, fixed-width adder-tree (AT) design is obtained from the full-width AT design by employing direct or post-truncation. In direct-truncation, one lower order bit of each adder output of full-width AT is post-truncated, and in the case of post-truncation, (p) lower order-bits of final-stage adder output are truncated, where p = [log(2)N] and N is the input-vector size. Both these methods does not provide an efficient design. In this brief, a novel scheme is presented to obtain fixed-width AT design using truncated input. A bias estimation formula based on probabilistic approach is presented to compensate for the truncation error. The proposed fixed-width AT design for input-vector sizes 8 and 16 offers (37%, 23%, 22%) and (51%, 30%, 27%) area-delay product saving for word-length sizes (8, 12, 16), respectively, and calculates the output almost with the same accuracy as the post-truncated fixed-width AT, which has the highest accuracy among the existing fixed-width AT. Further, we observed that Walsh-Hadamard transform based on the proposed fixed-width AT design reconstruct higher-texture images with higher peak signal-to-noise ratio (PSNR) and moderate-texture images with almost the same PSNR compared to those obtained using the existing AT designs. Besides, the proposed design creates an additional advantage to optimize other blocks appear at the upstream of the AT in a complex design.
引用
收藏
页码:292 / 296
页数:5
相关论文
共 50 条
  • [11] Compression for Fixed-Width Memories
    Rottenstreich, Ori
    Berman, Amit
    Cassuto, Yuval
    Keslassy, Isaac
    2013 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY PROCEEDINGS (ISIT), 2013, : 2379 - 2383
  • [12] Design of low power fixed-width multiplier with row bypassing
    Balamurugan, S.
    Ghosh, Sneha
    Atul
    Balakumaran, S.
    Marimuthu, R.
    Mallick, P. S.
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1568 - 1575
  • [13] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [14] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [15] Design of fixed-width multipliers with minimum mean square error
    Petra, Nicola
    De Caro, Davide
    Strollo, Antonio G. M.
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 464 - 467
  • [16] Low error fixed-width CSD multiplier with efficient sign extension
    Kim, SM
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (12) : 984 - 993
  • [17] FINDING THE LARGEST SUBORDER OF FIXED-WIDTH
    STEINER, G
    ORDER-A JOURNAL ON THE THEORY OF ORDERED SETS AND ITS APPLICATIONS, 1992, 9 (04): : 357 - 360
  • [18] An Efficient Parallel DA-Based Fixed-Width Design for Approximate Inner-Product Computation
    Mohanty, Basant Kumar
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1221 - 1229
  • [19] Dual-tree error compensation for high performance fixed-width multipliers
    Strollo, AGM
    Petra, N
    De Caro, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (08) : 501 - 507
  • [20] Design of low-error fixed-width multipliers for DSP applications
    Jou, JM
    Kuang, SR
    Chen, RD
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842