Design and validation of a power supply noise reduction technique

被引:2
|
作者
Ji, G [1 ]
Arabi, T [1 ]
Taylor, G [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/EPEP.2003.1250017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high performance microprocessors, power supply noise needs to be controlled to ensure reliable high speed bus operation. This is generally done with high quality package capacitors. These capacitors are generally lower equivalent series inductance (ESL) and lower equivalent series resistor (ESR). Contrary to the traditional approach, we will show that a small ESR is not optimal. We will present a novel approach of using an on-die resistor in series with the package capacitance to dampen the high frequency noise. We will show by validation on the 90nm technology that this technique is capable of reducing the noise by nearly 80% without adversely affecting the timings.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
  • [1] Design and validation of a power supply noise reduction technique
    Ji, G
    Arabi, TR
    Taylor, G
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 445 - 448
  • [2] Power-supply noise reduction with design for manufacturability
    Tsujikawa, H
    Shimazaki, K
    Hirano, S
    Sato, K
    Hirofuji, M
    Shimada, J
    Ito, M
    Mukai, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3421 - 3428
  • [3] A unified methodology for power supply noise reduction in modem microarchitecture design
    Healy, Michael
    Mohamood, Fayez
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 571 - 576
  • [4] Interposers for Power Supply Voltage Noise Reduction
    Uematsu, Yutaka
    Yagyu, Masayoshi
    Osaka, Hideki
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 264 - 267
  • [5] Power supply noise-reduction circuit
    Serrels, F
    ELECTRONICS WORLD, 2000, 106 (1775): : 892 - 892
  • [6] Power supply noise-reduction circuit
    Serrels, F
    ELECTRONICS WORLD, 2000, 106 (1774): : 809 - 809
  • [7] Reduction of Leakage Power & Noise for DRAM Design using Sleep Transistor Technique
    Kushwah, Priyanka
    Saxena, Nikhil
    Akashe, Shyam
    Khandelwal, Saurabh
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 80 - 83
  • [8] Radiation noise reduction technique from power supply layers in the PCB using termination resistors
    Sasaki, S., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (15):
  • [9] Power supply noise reduction using additional resistors
    Rauscher, J
    Pfleiderer, HJ
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2005, : 193 - 196
  • [10] A GALS Design with Opposite-Phase Local Clock Assignment for Power Supply Noise Reduction
    Nguyen Van Toan
    Dam Minh Tung
    Lee, Jeong-Gun
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 287 - 290