ESD nMOSFETs in Advanced Bulk FinFET Technology With Dual S/D Epitaxy

被引:3
|
作者
Chen, Wen-Chieh [1 ,2 ]
Chen, Shih-Hung [2 ]
Chiarella, Thomas [2 ]
Hellings, Geert [2 ]
Linten, Dimitri [2 ]
Groeseneken, Guido [1 ,2 ]
机构
[1] Katholieke Univ Leuven, ESAT Dept, B-3001 Leuven, Belgium
[2] IMEC, B-3001 Leuven, Belgium
关键词
Bulk FinFET; electrostatic discharge (ESD); grounded-gate NMOS (ggNMOS); power-rail ESD clamp; transmission line pulse (TLP); very-fast transmission line pulse (vfTLP); PERFORMANCE; DEVICES; DESIGN; CLAMP;
D O I
10.1109/TED.2022.3190822
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, the electrostatic discharge (ESD) reliability of the OFF- and ON-state NMOS field-effect transistors in a bulk FinFET technology are investigated. The impacts of source and drain epitaxy influenced by the gate pitch (GP) and the gate length (L-g) are studied. In the OFF-state NMOSFET, which is known as grounded-gate NMOS (ggNMOS), the large GP introduces nonuniform epitaxy on source and drain, which cause high power density localization in device. The large L-g effectively helps the ESD performance of ggNMOS in ways of better turn-on and contact current uniformity. The ON-state NMOSFET as an active power-rail clamp is also studied in 3-D TCAD simulations. The device shows little difference to transient responses, while the clamping voltage can be different with L-g and GPs. With the same gate space, the short L-g device has a lower clamping voltage and ON-resistance, which reduces oxide breakdown risk and achieves better ESD performance.
引用
收藏
页码:5357 / 5362
页数:6
相关论文
共 50 条
  • [1] VFTLP Characteristics of ESD Protection Diodes in Advanced Bulk FinFET Technology
    Chen, Shih-Hung
    Linten, Dimitri
    Scholz, Mirko
    Hellings, Geert
    Boschke, Roman
    Groeseneken, Guido
    Thean, Aaron
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,
  • [2] Transient Overshoot of Sub-10nm Bulk FinFET ESD Diodes with S/D Epitaxy Stressor
    Chen, Shih-Hung
    Linten, Dimitri
    Hellings, Geert
    Simicic, Marko
    Chiarella, Thomas
    Eyben, Pierre
    Kubicek, Stefan
    Rosseel, Erik
    Hikavyy, Andriy
    Horiguchi, Naoto
    2019 41ST ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2019,
  • [3] Understanding ESD Characteristics of GGNMOS in Bulk FinFET Technology
    Chen, Wen-Chieh
    Chen, Shih-Hung
    Hellings, Geert
    Chiarella, Thomas
    Chen, Jie
    Subramanian, Sujith
    Siew, Yong Kong
    Linten, Dimitri
    Groeseneken, Guido
    2020 42ND ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2020,
  • [4] Design considerations for ESD protection diodes in bulk FinFET technology
    You, Dae-Yeol
    Lee, Jaeho
    Cho, Kang-Il
    IEICE ELECTRONICS EXPRESS, 2025, 22 (06):
  • [5] ESD Protection Design Overview in Advanced SOI and Bulk FinFET Technologies
    Li, You
    Miao, Meng
    Gauthier, Robert
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [6] Gated and STI defined ESD diodes in advanced Bulk FinFET technologies
    Chen, S. -H.
    Linten, D.
    Lee, J. -W.
    Scholz, M.
    Hellings, G.
    Sibaja-Hernandez, A.
    Boschke, R.
    Song, M. -H.
    See, Y.
    Groeseneken, Guido
    Thean, A.
    2014 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2014,
  • [7] Process Options Impact on ESD Diode Performance in Bulk FinFET Technology
    Chen, Shih-Hung
    Hellings, Geert
    Thijs, Steven
    Linten, Dimitri
    Groeseneken, Guido
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (09) : 3424 - 3431
  • [8] Design and Optimization of ESD P-Direction Diode in Bulk FinFET Technology
    Li, You
    Miao, Meng
    Gauthier, Robert
    2018 40TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2018,
  • [9] Design optimization of gate-silicided ESD NMOSFETs in a 45 nm bulk CMOS technology
    Alvarez, David
    Chatty, Kiran
    Russ, Christian
    Abou-Khalil, Michel J.
    Li, Junjun
    Gauthier, Robert
    Esmark, Kai
    Halbach, Ralph
    Seguin, Christopher
    MICROELECTRONICS RELIABILITY, 2009, 49 (12) : 1417 - 1423
  • [10] Study of Internal Latchup Behaviors in Advanced Bulk FinFET Technology
    Liang, Wei
    Gauthier, Robert, Jr.
    Mitra, Souvick
    Li, You
    Yan, Chen
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,