Error Mitigation in Digital Logic using a Feedback Equalization with Schmitt Trigger (FEST) Circuit

被引:0
|
作者
Takhirov, Zafar [1 ]
Nazer, Bobak [1 ]
Joshi, Ajay [1 ]
机构
[1] Boston Univ, Dept Elect & Comp Engn, Boston, MA 02215 USA
来源
2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Voltage scaling is commonly used to reduce the energy consumption of digital CMOS logic. However, as the supply voltage decreases, transistor switching times increase, leading to intersymbol interference (ISI) between successive outputs of the digital logic. This limits the amount of voltage scaling that can be applied for a target performance. We describe a novel circuit-level technique that couples feedback equalization with a Schmitt trigger (FEST) to suppress this ISI, which in turn enables further voltage scaling while ensuring reliable operation at the desired target performance. For a 4-bit, 22 nm Kogge-Stone adder designed for 2 GHz operation, the proposed technique lowers the critical voltage (beyond which frequent timing errors occur) from 580 mV (nominal design) to 510 mV (design with FEST circuit), providing a 20% decrease in energy per operation. We also apply this technique to a 3-tap 4-bit finite impulse response (FIR) filter operating at 500 MHz, and observe that the critical voltage drops from 680 mV (nominal design) to 510 mV (design with FEST circuit) and the energy per operation can be decreased by up to 40%.
引用
收藏
页码:312 / 319
页数:8
相关论文
共 50 条
  • [41] CFO Mitigation using Adaptive Frequency-Domain Decision Feedback Equalization for Uplink SC-FDMA
    Iqbal, Naveed
    Zerguine, Azzedine
    Al-Dhahir, Naofal
    2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 1157 - 1160
  • [42] ADAPTIVE DECISION-FEEDBACK EQUALIZATION FOR DIGITAL SATELLITE CHANNELS USING MULTILAYER NEURAL NETWORKS
    CHANG, PR
    WANG, BC
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1995, 13 (02) : 316 - 324
  • [43] Spectral Analysis and Mitigation of GPS Multipath Error Using Digital Filtering for Static Applications
    Kamatham, Yedukondalu
    Sarma, A. D.
    Kumar, Ashwani
    Satyanarayana, K.
    IETE JOURNAL OF RESEARCH, 2013, 59 (02) : 156 - 166
  • [44] Noise reduction in recursive digital filters using optimal and suboptimal error feedback
    Djebbari, A
    Rouvaen, JM
    Djebbari, AL
    Camus, L
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 83 (06) : 743 - 751
  • [45] A digital CMOS fuzzy logic controller chip using new fuzzifier and max circuit
    Aminifar, S.
    Khoei, A.
    Haidi, Kh.
    Yosefi, Gh.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (08) : 557 - 566
  • [46] MINIMUM MEAN-SQUARED ERROR DECISION-FEEDBACK EQUALIZATION FOR DIGITAL SUBSCRIBER LINE TRANSMISSION WITH POSSIBLY CORRELATED LINE CODES
    LIN, DW
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1991, 39 (08) : 1197 - 1206
  • [47] Digital Predistortion for MIMO Transmitters Using Multi-Channel Error Feedback Adaptation
    Liu, Ying
    Zhang, Libin
    Xia, Xiangjie
    Quan, Xin
    Shao, Shihai
    Tang, Youxi
    IEEE ACCESS, 2020, 8 : 209345 - 209355
  • [48] High-speed digital circuit design using differential logic with asymmetric signal transition
    Morimoto, M
    Nagata, M
    Taki, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (10): : 2001 - 2008
  • [50] Error spectrum shaping in 2D state-space digital filters using error diagonal feedback
    Hinamoto, Takao
    Karino, Shuji
    Kuroda, Naoki
    Electronics and Communications in Japan, Part III: Fundamental Electronic Science (English translation of Denshi Tsushin Gakkai Ronbunshi), 1998, 81 (01): : 79 - 90