Error Mitigation in Digital Logic using a Feedback Equalization with Schmitt Trigger (FEST) Circuit

被引:0
|
作者
Takhirov, Zafar [1 ]
Nazer, Bobak [1 ]
Joshi, Ajay [1 ]
机构
[1] Boston Univ, Dept Elect & Comp Engn, Boston, MA 02215 USA
来源
2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Voltage scaling is commonly used to reduce the energy consumption of digital CMOS logic. However, as the supply voltage decreases, transistor switching times increase, leading to intersymbol interference (ISI) between successive outputs of the digital logic. This limits the amount of voltage scaling that can be applied for a target performance. We describe a novel circuit-level technique that couples feedback equalization with a Schmitt trigger (FEST) to suppress this ISI, which in turn enables further voltage scaling while ensuring reliable operation at the desired target performance. For a 4-bit, 22 nm Kogge-Stone adder designed for 2 GHz operation, the proposed technique lowers the critical voltage (beyond which frequent timing errors occur) from 580 mV (nominal design) to 510 mV (design with FEST circuit), providing a 20% decrease in energy per operation. We also apply this technique to a 3-tap 4-bit finite impulse response (FIR) filter operating at 500 MHz, and observe that the critical voltage drops from 680 mV (nominal design) to 510 mV (design with FEST circuit) and the energy per operation can be decreased by up to 40%.
引用
收藏
页码:312 / 319
页数:8
相关论文
共 50 条
  • [31] FET SAMPLE AND HOLD CIRCUIT USING ERROR-CORRECTIVE FEEDBACK
    POWNER, ET
    OSHEA, AFJ
    ELECTRONIC ENGINEERING, 1969, 41 (492): : 209 - &
  • [32] Energy efficient approximate booth multipliers using compact error compensation circuit for mitigation of truncation error
    Aizaz, Zainab
    Khare, Kavita
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (06) : 2252 - 2270
  • [33] Combinational logic circuit protection using customized error detecting and correcting codes
    Dutta, Avijit
    Jas, Abhijit
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 68 - +
  • [34] Accurate error probability estimate using moment method for decision-feedback equalization in digital cellular mobile radio with optimum diversity combining
    Lin, SC
    Tsai, JM
    2001 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-10, CONFERENCE RECORD, 2001, : 3092 - 3096
  • [35] Computing the soft error rate of a combinational logic circuit using parameterized descriptors
    Rao, Rajeev R.
    Chopra, Kaviraj
    Blaauw, David T.
    Sylvester, Dennis M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (03) : 468 - 479
  • [36] Effect of FPGA Circuit Implementation on Error Detection Using Logic Implication Checking
    Afzaal, Umar
    Hassan, Abdus Sami
    Arifeen, Tooba
    Lee, Jeong-A
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 196 - 200
  • [37] SIMULATION ON ERROR MINIMIZATION USING LINEAR MMSE CHANNEL EQUALIZATION FOR DIGITAL MODULATION SCHEME
    Bhalani, Jaymin
    Kosta, Y. P.
    Trivedi, A. I.
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SOFTWARE TECHNOLOGY AND ENGINEERING, 2009, : 287 - +
  • [38] Statistical Bit Error Trace Modeling of Acoustic Communication Links Using Decision Feedback Equalization
    Chitre, Mandar
    Pelekanakis, Konstantinos
    Legg, Matthew
    IEEE JOURNAL OF OCEANIC ENGINEERING, 2013, 38 (04) : 785 - 795
  • [39] A 62 mV 0.13 μm CMOS Standard-Cell-Based Design Technique Using Schmitt-Trigger Logic
    Lotze, Niklas
    Manoli, Yiannos
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (01) : 47 - 60
  • [40] Low-power digital latch circuit using magnetic logic device
    Qin, Tao
    Cai, Li
    Yang, Xiaokuo
    Zhang, Mingliang
    ELECTRONICS LETTERS, 2015, 51 (22) : 1800 - 1801