Power consumption reduction using dynamic control of micro processor performance

被引:0
|
作者
Rios-Arambula, D [1 ]
Buhrig, A [1 ]
Renaudin, M [1 ]
机构
[1] TIMA Lab, F-38031 Grenoble, France
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2005年 / 3728卷
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An alternative way to reduce power consumption using dynamic voltage scaling is presented. The originality of this approach is the modeling and simulation of a system where each application indicates its performance needs (in MIPS) to the operating system, which in turn is able to know the global speed requirements of the system to meet all real time application deadlines. To achieve this level of control, a co-processor is described, that receives a set point command from the OS, and manages a DC/DC converter implemented as a charge pump, in order to have the system speed fitting this set point. This architecture is especially suited for asynchronous processors but can be adapted for synchronous ones as well.
引用
收藏
页码:10 / 18
页数:9
相关论文
共 50 条
  • [41] Reduction of Peak Power Consumption By Using Photovoltaic Panels in Turkey
    Keskin, Ilhan
    Soykan, Gurkan
    2017 IEEE 6TH INTERNATIONAL CONFERENCE ON RENEWABLE ENERGY RESEARCH AND APPLICATIONS (ICRERA), 2017, : 886 - 890
  • [42] Low-power consumption architecture for embedded processor
    Yoshida, Y
    Song, BY
    Okuhata, H
    Onoye, T
    Shirakawa, I
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 77 - 80
  • [43] Power consumption reduction in RF transmitter using PWM harmonics
    Morales, Juan I.
    Chierchie, Fernando
    Mandolesi, Pablo S.
    Paolini, Eduardo E.
    2024 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2024, : 36 - 40
  • [44] Viability of Cryogenic Cooling to Reduce Processor Power Consumption
    Nordlund, Alec
    Harrison, Matthew
    Gess, Joshua
    JOURNAL OF ELECTRONIC PACKAGING, 2021, 143 (04)
  • [45] Gate Bias Control System For Power Amplifier Using ARM Processor
    Nausheen, Iram
    Dekate, Kunal
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 305 - 309
  • [46] Dynamic performance limits for a class of multistage chemical power consumption system
    Chen, L. G.
    Xia, S. J.
    Sun, F. R.
    JOURNAL OF THE ENERGY INSTITUTE, 2013, 86 (02) : 71 - 77
  • [47] Dynamic reduction of power systems using a simple equivalent
    Miah, Abdul Malek
    2006 IEEE/PES Power Systems Conference and Exposition. Vols 1-5, 2006, : 1410 - 1417
  • [48] Improvement in Dynamic Performance of an Interconnected Power System in Load Frequency Control using SMES
    Rana, Kiran
    Kakran, Sandeep
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [49] A methodology for dynamic power consumption estimation using VHDL descriptions
    Alcântara, JMS
    Vieira, ACC
    Gálvez-Durand, F
    Alves, VC
    15TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2002, : 149 - 154
  • [50] Improving the Dynamic Performance of Distribution Electronic Power Transformers Using Sliding Mode Control
    Hooshmand, Rahmat-Allah
    Ataei, Mohammad
    Rezaei, Mohammad Hosein
    JOURNAL OF POWER ELECTRONICS, 2012, 12 (01) : 145 - 156