Power consumption reduction using dynamic control of micro processor performance

被引:0
|
作者
Rios-Arambula, D [1 ]
Buhrig, A [1 ]
Renaudin, M [1 ]
机构
[1] TIMA Lab, F-38031 Grenoble, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An alternative way to reduce power consumption using dynamic voltage scaling is presented. The originality of this approach is the modeling and simulation of a system where each application indicates its performance needs (in MIPS) to the operating system, which in turn is able to know the global speed requirements of the system to meet all real time application deadlines. To achieve this level of control, a co-processor is described, that receives a set point command from the OS, and manages a DC/DC converter implemented as a charge pump, in order to have the system speed fitting this set point. This architecture is especially suited for asynchronous processors but can be adapted for synchronous ones as well.
引用
收藏
页码:10 / 18
页数:9
相关论文
共 50 条
  • [1] Power Consumption Reduction by Dynamic Core-Counts Control with Power Gating
    Tamoto, Kazuyuki
    Yamamori, Kunihito
    Aikawa, Masaru
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON ARTIFICIAL LIFE AND ROBOTICS (AROB 18TH '13), 2013, : 49 - 52
  • [2] A performance and power consumption analysis based on processor power models
    Radulescu, Constanta Zoie
    Radulescu, Delia Mihaela
    PROCEEDINGS OF THE 2020 12TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE (ECAI-2020), 2020,
  • [3] Analytical Processor Performance and Power Modeling Using Micro-Architecture Independent Characteristics
    Van den Steen, Sam
    Eyerman, Stijn
    De Pestel, Sander
    Mechri, Moncef
    Carlson, Trevor E.
    Black-Schaffer, David
    Hagersten, Erik
    Eeckhout, Lieven
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (12) : 3537 - 3551
  • [4] Power consumption reduction through dynamic reconfiguration
    Lorenz, MG
    Mengibar, L
    Valderas, MG
    Entrena, L
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 751 - 760
  • [5] Dynamic Router Performance Control Utilizing Support Vector Machines for Energy Consumption Reduction
    Kawase, Hiroshi
    Mori, Yojiro
    Hasegawa, Hiroshi
    Sato, Ken-chi
    IEEE TRANSACTIONS ON NETWORK AND SERVICE MANAGEMENT, 2016, 13 (04): : 860 - 870
  • [6] Dynamic processor power and thermal resistance using processor p-states
    Research Disclosure, 2006, (508): : 1078 - 1079
  • [7] Micro-Architecture Independent Analytical Processor Performance and Power Modeling
    Van den Steen, Sam
    De Pestel, Sander
    Mechri, Moncef
    Eyerman, Stijn
    Carlson, Trevor
    Black-Schaffer, David
    Hagersten, Erik
    Eeckhout, Lieven
    2015 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS AND SOFTWARE (ISPASS), 2015, : 32 - 41
  • [8] Adaptive Power Efficiency Control by Computer Power Consumption Prediction Using Performance Counters
    Kawaguchi, Shinichi
    Yachi, Toshiaki
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2016, 52 (01) : 407 - 413
  • [9] Adaptive Power Efficiency Control by Computer Power Consumption Prediction Using Performance Counters
    Kawaguchi, Shinichi
    Yachi, Toshiaki
    2014 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-HIROSHIMA 2014 - ECCE-ASIA), 2014, : 3959 - 3965
  • [10] Standby power reduction using dynamic standby control with voltage keeper
    Ho, Yingchieh
    Hsu, Chen
    IEICE ELECTRONICS EXPRESS, 2017, 14 (18):