Multi-TAP Architecture for IP Core Testing and Debugging on Network-On-Chip

被引:0
|
作者
Rajagopal, R. S. [1 ]
Nadi, M. S. [1 ]
Ooi, C. Y. [1 ]
Marsono, M. N. [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Johor Baharu 81310, Malaysia
关键词
DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
With the trend to deep-sub-micron (DSM) technology, the ability for post-fabrication testing has become a big concern for system-on-chip (SoC) designers. The testing problem of network-based SoCs is categorized into two major parts, intellectual property (IP) core testing and communication infrastructure testing. This paper presents an IP testing platform using multiple-test-access-port (multi-TAP) for mesh-based network-on-chip (NoC). In our approach, the TAP ports of IPs are connected together in a daisy chain. In addition, IEEE 1149.1 standard (JTAG) is used to connect TAPs of IPs to the external tester. The proposed platform provides comprehensive testing and debugging for each individual IP without incurring dependency to other IPs. The main advantage of the proposed platform is the ability to bypass the IPs which are not involved in the process of testing. Hence, It reduces the required number of clock cycles to send test vectors to the IP/IPs under test.
引用
收藏
页码:697 / 700
页数:4
相关论文
共 50 条
  • [41] Concurrency model for network-on-chip design architecture
    Agarwal, A.
    Shankar, R.
    International Journal of Modelling and Simulation, 2009, 29 (03): : 238 - 247
  • [42] Xpipes: A network-on-chip architecture for gigascale systems-on-chip
    Bertozzi, Davide
    Benini, Luca
    IEEE Circuits and Systems Magazine, 2004, 4 (02) : 18 - 31
  • [43] A Power-Efficient Network-on-Chip for Multi-core Stream Processors
    Jiang, Guoyue
    Wang, Fang
    Li, Zhaolin
    Wei, Shaojun
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [44] A 2 GHz network-on-chip communication unit for multi-core microprocessors
    Zhou, H.-W. (hongw.zhou@gmail.com), 1600, Hunan University (40):
  • [45] Simulation Environment for Design and Verification of Network-on-Chip and Multi-core Systems
    Khan, Gul N.
    Dumitriu, Victor
    2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 403 - 411
  • [46] Non-Blocking Testing for Network-on-Chip
    Huang, Letian
    Wang, Junshi
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Zhang, Xiaofan
    Li, Guangjun
    Jantsch, Axel
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 679 - 692
  • [47] Model Based Testing of a Network-on-Chip Component
    Tsiopoulos, Leonidas
    Satpathy, Manoranjan
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2009, 253 (02) : 101 - 116
  • [48] A Low-power network-on-chip architecture for tile-based chip multi-processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2016, 18-20-May-2016 : 335 - 340
  • [49] A NOVEL ASYMMETRIC OPTICAL INTERCONNECTION NETWORK ARCHITECTURE FOR NETWORK-ON-CHIP
    Zhang, Huimin
    Qiao, Yaojun
    Ji, Yuefeng
    2009 IEEE INTERNATIONAL CONFERENCE ON NETWORK INFRASTRUCTURE AND DIGITAL CONTENT, PROCEEDINGS, 2009, : 466 - 470
  • [50] A Low-Power Network-on-Chip Architecture for Tile-based Chip Multi-Processors
    Psarras, Anastasios
    Lee, Junghee
    Mattheakis, Pavlos
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 335 - 340