Multi-TAP Architecture for IP Core Testing and Debugging on Network-On-Chip

被引:0
|
作者
Rajagopal, R. S. [1 ]
Nadi, M. S. [1 ]
Ooi, C. Y. [1 ]
Marsono, M. N. [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Johor Baharu 81310, Malaysia
关键词
DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
With the trend to deep-sub-micron (DSM) technology, the ability for post-fabrication testing has become a big concern for system-on-chip (SoC) designers. The testing problem of network-based SoCs is categorized into two major parts, intellectual property (IP) core testing and communication infrastructure testing. This paper presents an IP testing platform using multiple-test-access-port (multi-TAP) for mesh-based network-on-chip (NoC). In our approach, the TAP ports of IPs are connected together in a daisy chain. In addition, IEEE 1149.1 standard (JTAG) is used to connect TAPs of IPs to the external tester. The proposed platform provides comprehensive testing and debugging for each individual IP without incurring dependency to other IPs. The main advantage of the proposed platform is the ability to bypass the IPs which are not involved in the process of testing. Hence, It reduces the required number of clock cycles to send test vectors to the IP/IPs under test.
引用
收藏
页码:697 / 700
页数:4
相关论文
共 50 条
  • [31] Parameterizable Ethernet Network-on-Chip Architecture on FPGA
    da Cunha Junior, Helio Fernandes
    Silva, Bruno de Abreu
    Bonato, Vanderlei
    2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 263 - 266
  • [32] A reconfigurable network-on-chip architecture for optimal multi-processor SoC communication
    Rana V.
    Atienza D.
    Santambrogio M.D.
    Sciuto D.
    De Micheli G.
    IFIP Advances in Information and Communication Technology, 2010, 313 : 232 - 250
  • [33] Shield: A Reliable Network-on-Chip Router Architecture for Chip Multiprocessors
    Poluri, Pavan
    Louri, Ahmed
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (10) : 3058 - 3070
  • [34] Network-on-Chip Evaluation for a Novel Neural Architecture
    Kynigos, Markos
    Navaridas, Javier
    Plana, Luis A.
    Furber, Steve
    2018 ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS, 2018, : 216 - 219
  • [35] Asynchronous Network-on-Chip Architecture for Neuromorphic Processor
    Yang Z.
    Wang L.
    Shi W.
    Peng L.
    Wang Y.
    Xu W.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2023, 60 (01): : 17 - 29
  • [36] A Tightly Coupled Network-on-Chip Router Architecture
    Xie Bin
    Feng Degui
    Jiang Guanjun
    Wang Chao
    Zhang Nan
    Chen Tianzhou
    2009 INTERNATIONAL CONFERENCE ON SCALABLE COMPUTING AND COMMUNICATIONS & EIGHTH INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTING, 2009, : 279 - 284
  • [37] A low-power crossroad switch architecture and its core placement for network-on-chip
    Chang, KC
    Shen, JS
    Chen, TF
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 375 - 380
  • [38] A Reconfigurable Network-on-Chip Architecture for Optimal Multi-Processor SoC Communication
    Rana, Vincenzo
    Atienza, David
    Santambrogio, Marco Domenico
    Sciuto, Donatella
    De Micheli, Giovanni
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 232 - +
  • [39] An Efficient Network-on-Chip Router for Dataflow Architecture
    Xiao-Wei Shen
    Xiao-Chun Ye
    Xu Tan
    Da Wang
    Lunkai Zhang
    Wen-Ming Li
    Zhi-Min Zhang
    Dong-Rui Fan
    Ning-Hui Sun
    Journal of Computer Science and Technology, 2017, 32 : 11 - 25
  • [40] When reconfigurable architecture meets network-on-chip
    Soares, R
    Silva, IS
    Azevedo, A
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 216 - 221