A 2.5 GS/s 7-Bit 5-Way Time-Interleaved SAR ADC With On-Chip Background Offset and Timing-Skew Calibration

被引:6
|
作者
Seong, Kiho [1 ]
Han, Jae-Soub [1 ]
Shim, Yong [1 ]
Baek, Kwang-Hyun [1 ]
机构
[1] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
基金
新加坡国家研究基金会;
关键词
SAR ADC; time-interleaved; background calibration; multi-bit/cycle;
D O I
10.1109/TCSII.2022.3188290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents the on-chip background offset and timing-skew calibration of the 1-then-2b/cycle time-interleaved successive-approximation-register analog-to-digital converter (TI SAR ADC). For timing-skew between sub-ADC's sampling clocks, a comparator offset-based window detector (WD) is used to adjust the clock edge misalignment. In addition, comparator offset calibration is considered both in terms of 1) global offset (between the offset-free reference comparator and the local reference comparator in each sub-ADC) and 2) local offset (between the local reference comparator and the rest of the comparators in the same sub-ADC). The proposed calibration sufficiently suppresses noise floor and spurs, and all calibrations are performed in the background without interfering with normal ADC operation. The prototype 5-way TI SAR ADC is fabricated in a 28 nm CMOS process and occupies a 0.03 mm(2) area including on-chip calibration. With the proposed calibration, the prototype achieves SNDR of 40 dB at Nyquist input and consumes 7.57 mW, leading to the Walden figure of merit (FoM(W)) of 37.2 fJ/conversion-step.
引用
收藏
页码:4043 / 4047
页数:5
相关论文
共 50 条
  • [31] A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    U, Seng-Pan
    Martins, Rui Paulo
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 235 - 238
  • [32] A 10-b 800-MS/s Time-Interleaved SAR ADC With Fast Variance-Based Timing-Skew Calibration
    Song, Jeonggoo
    Ragab, Kareem
    Tang, Xiyuan
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (10) : 2563 - 2575
  • [33] A 21fJ/conv-step 9 ENOB 1.6GS/s 2x Time-Interleaved FATI SAR ADC with Background Offset and Timing-Skew Calibration in 45nm CMOS
    Sung, Ba-Ro-Saim
    Jo, Dong-Shin
    Jang, Il-Hoon
    Lee, Dong-Suk
    You, Yong-Sang
    Lee, Yong-Hee
    Park, Ho-Jin
    Ryu, Seung-Tak
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 464 - +
  • [34] A Power Efficient Quadruple Time-Interleaved 2.5 GS/s 7 bit SAR ADC with Real-Time Data Output
    Matthus, Christian D.
    Buhr, Simon
    Hoyer, Christian
    Ellinger, Frank
    2023 SBMO/IEEE MTT-S INTERNATIONAL MICROWAVE AND OPTOELECTRONICS CONFERENCE, IMOC, 2023, : 139 - 141
  • [35] A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration
    Li, Dengquan
    Zhu, Zhangming
    Ding, Ruixue
    Liu, Maliang
    Yang, Yintang
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 16 - 20
  • [36] A 2.5-GS/s Time-Interleaved SAR-Assisted Ringamp-Based Pipelined ADC with Digital Background Calibration
    Lan, Jingchao
    Zhai, Danfeng
    Chen, Yongzhen
    Ni, Zhekan
    Shen, Xingchen
    Ye, Fan
    Ren, Junyan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2655 - 2659
  • [37] A 5 GS/s 29 mW Interleaved SAR ADC With 48.5 dB SNDR Using Digital-Mixing Background Timing-Skew Calibration for Direct Sampling Applications
    Guo, Mingqiang
    Mao, Jiaji
    Sin, Sai-Weng
    Wei, Hegong
    Martins, Rui P.
    IEEE ACCESS, 2020, 8 : 138944 - 138954
  • [38] A 13-Bit 2-GS/s Time-Interleaved ADC With Improved Correlation-Based Timing Skew Calibration Strategy
    Ni, Meng
    Wang, Xiao
    Li, Fule
    Rhee, Woogeun
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (02) : 481 - 494
  • [39] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC with Digital Background Calibration
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 159 - +
  • [40] A 7-bit 900-MS/s 2-Then-3-bit/cycle SAR ADC With Background Offset Calibration
    Li, Dengquan
    Zhu, Zhangming
    Liu, Jiaxin
    Zhuang, Haoyu
    Yang, Yintang
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (11) : 3051 - 3063