A 2.5 GS/s 7-Bit 5-Way Time-Interleaved SAR ADC With On-Chip Background Offset and Timing-Skew Calibration

被引:6
|
作者
Seong, Kiho [1 ]
Han, Jae-Soub [1 ]
Shim, Yong [1 ]
Baek, Kwang-Hyun [1 ]
机构
[1] Chung Ang Univ, Sch Elect & Elect Engn, Seoul 06974, South Korea
基金
新加坡国家研究基金会;
关键词
SAR ADC; time-interleaved; background calibration; multi-bit/cycle;
D O I
10.1109/TCSII.2022.3188290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents the on-chip background offset and timing-skew calibration of the 1-then-2b/cycle time-interleaved successive-approximation-register analog-to-digital converter (TI SAR ADC). For timing-skew between sub-ADC's sampling clocks, a comparator offset-based window detector (WD) is used to adjust the clock edge misalignment. In addition, comparator offset calibration is considered both in terms of 1) global offset (between the offset-free reference comparator and the local reference comparator in each sub-ADC) and 2) local offset (between the local reference comparator and the rest of the comparators in the same sub-ADC). The proposed calibration sufficiently suppresses noise floor and spurs, and all calibrations are performed in the background without interfering with normal ADC operation. The prototype 5-way TI SAR ADC is fabricated in a 28 nm CMOS process and occupies a 0.03 mm(2) area including on-chip calibration. With the proposed calibration, the prototype achieves SNDR of 40 dB at Nyquist input and consumes 7.57 mW, leading to the Walden figure of merit (FoM(W)) of 37.2 fJ/conversion-step.
引用
收藏
页码:4043 / 4047
页数:5
相关论文
共 50 条
  • [21] A time-interleaved 2b/Cycle SAR ADC with sign-inversion method for timing-skew calibration
    Tian, Jiawei
    Jian, Mingchao
    Xie, Huanlin
    Li, Mingjie
    Yang, Jiajun
    Guo, Chunbing
    MICROELECTRONICS JOURNAL, 2025, 156
  • [22] A 10-b 600-MS/s 2-Way Time-Interleaved SAR ADC with Mean Absolute Deviation Based Background Timing-Skew Calibration
    Song, Jeonggoo
    Sun, Nan
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [23] A background timing-skew calibration technique for time-interleaved analog-to-digital converters
    Wang, CY
    Wu, JT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (04) : 299 - 303
  • [24] A 0.014mm2 10-bit 2GS/s Time-Interleaved SAR ADC with Low-Complexity Background Timing Skew Calibration
    Luo, Lei
    Chen, Song
    Zhou, Minchao
    Ye, Tianfeng
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C278 - C279
  • [25] A 10-b 600-MS/s 2-Way Time-Interleaved SAR ADC With Mean Absolute Deviation-Based Background Timing-Skew Calibration
    Song, Jeonggoo
    Ragab, Kareem
    Tang, Xiyuan
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (08) : 2876 - 2887
  • [26] A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme
    Kang, Hyun-Wook
    Hong, Hyeok-Ki
    Kim, Wan
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2584 - 2594
  • [27] A Time-Interleaved SAR ADC With Signal-Independent Background Timing Calibration
    Su, Christopher K.
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (02) : 620 - 633
  • [28] A 2-GS/s 8b Flash-SAR Time-Interleaved ADC With Background Offset Calibration
    Cheng, Yi-Shen
    Hu, Huan-Jui
    Chang, Soon-Jyh
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [29] A Dithered-Digital-Mixing Background Timing-Skew Calibration Method for Time-Interleaved ADCs
    Tao, Yunsong
    Zhong, Yi
    Shao, Jin
    Men, Changyou
    Jie, Lu
    Sun, Nan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [30] A 7-bit 1-GS/s Flash ADC with Background Calibration
    Tsukamoto, Sanroku
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (04) : 298 - 307