Lifting folded pipelined discrete wavelet packet transform architecture

被引:3
|
作者
Payá, G [1 ]
Peiró, MM [1 ]
Ballester, F [1 ]
Herrero, V [1 ]
Mora, F [1 ]
机构
[1] Univ Politecn Valencia, Dept Elect Engn, Valencia 46022, Spain
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
wavelet packet; VLSI; Lifting Scheme; Folded Architecture;
D O I
10.1117/12.498992
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The present article describes a new high-efficient architecture for 1-D discrete wavelet packet transform (DWPT) base on lifting, folded and pipeline techniques, which makes possible to expand three completes levels. An architecture for a CDF(2,2) wavelet base is proposed. We have designed a filter bank using a lifting factorization for these coefficients and we have used an extension of the recursive pyramid algorithm (RPA) to obtain the three complete levels. We have pipelined our architecture to reach a maximally fast structure with only one logic operator in the critical path. Moreover, our architecture performances 75 % of hardware utilization for a DWPT realization. A comparative is presented between our DWPT architecture with others DWPT architectures. Our proposal lifting pipelined DWPT architecture is a maximally fast structure with only one logic operator in the critical path. Others DWPT architectures are based on memory access, that implies lower operation frequency and higher power consumption as our architecture.
引用
收藏
页码:321 / 328
页数:8
相关论文
共 50 条
  • [41] Discrete Fourier Transform and Discrete Wavelet Packet Transform in Speech Denoising
    Wang, Zhanfeng
    Li, Suping
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1588 - 1591
  • [42] Efficient VLSI architecture of lifting-based wavelet packet transform for audio and speech applications
    Wang, Chao
    Gan, Woon Seng
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 3391 - 3394
  • [43] A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme
    Ferretti, M
    Rizzo, D
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 165 - 185
  • [44] A Parallel Architecture for the 2-D Discrete Wavelet Transform with Integer Lifting Scheme
    M. Ferretti
    D. Rizzo
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 165 - 185
  • [45] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [46] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [47] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [48] Efficient Architecture for 2-Dimensional Discrete Wavelet Transform with Novel Lifting Algorithm
    Wang Chao
    Cao Peng
    CHINESE JOURNAL OF ELECTRONICS, 2010, 19 (01): : 1 - 6
  • [49] A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform
    Hu, Yusong
    Jong, Ching Chuen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (08) : 502 - 506
  • [50] Efficient architecture for two-dimensional discrete wavelet transform based on lifting scheme
    Cao, Peng
    Guo, Xin
    Wang, Chao
    Li, Jie
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 225 - 228