Lifting folded pipelined discrete wavelet packet transform architecture

被引:3
|
作者
Payá, G [1 ]
Peiró, MM [1 ]
Ballester, F [1 ]
Herrero, V [1 ]
Mora, F [1 ]
机构
[1] Univ Politecn Valencia, Dept Elect Engn, Valencia 46022, Spain
来源
VLSI CIRCUITS AND SYSTEMS | 2003年 / 5117卷
关键词
wavelet packet; VLSI; Lifting Scheme; Folded Architecture;
D O I
10.1117/12.498992
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The present article describes a new high-efficient architecture for 1-D discrete wavelet packet transform (DWPT) base on lifting, folded and pipeline techniques, which makes possible to expand three completes levels. An architecture for a CDF(2,2) wavelet base is proposed. We have designed a filter bank using a lifting factorization for these coefficients and we have used an extension of the recursive pyramid algorithm (RPA) to obtain the three complete levels. We have pipelined our architecture to reach a maximally fast structure with only one logic operator in the critical path. Moreover, our architecture performances 75 % of hardware utilization for a DWPT realization. A comparative is presented between our DWPT architecture with others DWPT architectures. Our proposal lifting pipelined DWPT architecture is a maximally fast structure with only one logic operator in the critical path. Others DWPT architectures are based on memory access, that implies lower operation frequency and higher power consumption as our architecture.
引用
收藏
页码:321 / 328
页数:8
相关论文
共 50 条
  • [31] Fully parameterized discrete wavelet packet transform architecture oriented to FPGA
    Payá, G
    Peiró, MM
    Ballester, F
    Mora, F
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 533 - 542
  • [32] Area-delay-power-efficient architecture for folded two-dimensional discrete wavelet transform by multiple lifting computation
    Mohanty, Basant Kumar
    Meher, Pramod K.
    IET IMAGE PROCESSING, 2014, 8 (06) : 345 - 353
  • [33] An efficient VLSI architecture of 1-D lifting discrete wavelet transform
    Chen, PY
    Chen, SC
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 2009 - 2014
  • [34] Forward-flipping architecture for lifting-based discrete wavelet transform
    Tian, Xin
    Ming, Delie
    Wei, Jiaolong
    Tian, Jinwen
    OPTICAL ENGINEERING, 2011, 50 (03)
  • [35] An efficient architecture for lifting-based forward and inverse discrete wavelet transform
    Aroutchelvame, SM
    Raahemifar, K
    2005 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), VOLS 1 AND 2, 2005, : 816 - 819
  • [36] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710
  • [37] A configurable architecture for the Wavelet Packet Transform
    Trenas, MA
    López, J
    Zapata, EL
    Argüello, F
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 32 (03): : 255 - 273
  • [38] A Configurable Architecture for the Wavelet Packet Transform
    María A. Trenas
    Juan López
    Emilio L. Zapata
    Francisco Argüello
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 32 : 255 - 273
  • [39] A Novel Ultra High Speed and Configurable Discrete Wavelet Packet Transform Architecture
    Chehaitly, Mouhamad
    Tabaa, Mohamed
    Monteiro, Fabrice
    Dandache, Abbas
    Alaeddine, Ali
    Hamie, Ali
    Fadlallah, Mouenes
    2016 28TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM 2016), 2016, : 289 - 292
  • [40] A Ultra High Speed and Configurable Inverse Discrete Wavelet Packet Transform Architecture
    Chehaitly, Mouhamad
    Tabaa, Mohamed
    Monteiro, Fabrice
    Dandache, Abbas
    2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 262 - 265