Error Probability Models for Voltage-Scaled Multiply-Accumulate Units

被引:4
|
作者
Rathore, Mallika [1 ]
Milder, Peter [1 ]
Salman, Emre [1 ]
机构
[1] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
关键词
Error probability; TFETs; Probability density function; FinFETs; Computational modeling; Delays; Approximate computing; artificial neural networks; digital integrated circuits; integrated circuit modeling; integrated circuit noise; very large scale integration (VLSI); POWER;
D O I
10.1109/TVLSI.2020.2988204
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Energy efficiency is a critical design objective in deep learning hardware, particularly for real-time machine learning applications where the processing takes place on resource-constrained platforms. The inherent resilience of these applications to error makes voltage scaling an attractive method to enhance efficiency. Timing error probability models are proposed in this article to better understand the effects of voltage scaling on error rates and power consumption of multiply-accumulate units. The accuracy of the proposed models is demonstrated via Monte Carlo simulations. These models are then used to quantify the related tradeoffs without relying on time-consuming hardware-level simulations. Both modern FinFET and emerging tunneling field-effect transistor (TFET) technologies are considered to explore the dependence of the effects of voltage scaling on these two technologies.
引用
收藏
页码:1665 / 1675
页数:11
相关论文
共 19 条
  • [11] Sensitivity-Based Error Resilient Techniques With Heterogeneous Multiply-Accumulate Unit for Voltage Scalable Deep Neural Network Accelerators
    Shin, Dongyeob
    Choi, Wonseok
    Park, Jongsun
    Ghosh, Swaroop
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2019, 9 (03) : 520 - 531
  • [12] Booth Encoded Bit-Serial Multiply-Accumulate Units with Improved Area and Energy Efficiencies
    Cheng, Xiaoshu
    Wang, Yiwen
    Liu, Jiazhi
    Ding, Weiran
    Lou, Hongfei
    Li, Ping
    ELECTRONICS, 2023, 12 (10)
  • [13] A 175-mV multiply-accumulate unit using an adaptive supply voltage and body bias architecture
    Kao, JT
    Miyazaki, M
    Chandrakasan, AP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1545 - 1554
  • [14] Energy efficient multiply-accumulate unit using novel recursive multiplication for error-tolerant applications
    Deepsita, S. Skandha
    Karthikeyan, T.
    Mahammad, S. K. Noor
    INTEGRATION-THE VLSI JOURNAL, 2023, 92 : 24 - 34
  • [15] MTTF-aware Design Methodology of Error Prediction Based Adaptively Voltage-scaled Circuits
    Masuda, Yutaka
    Hashimoto, Masanori
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 159 - 165
  • [16] b-HiVE: A Bit-Level History-Based Error Model with Value Correlation for Voltage-Scaled Integer and Floating Point Units
    Tziantzioulis, G.
    Gok, A. M.
    Faisal, S. M.
    Hardavellas, N.
    Ogrenci-Memik, S.
    Parthasarathy, S.
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [17] A High-Accuracy Hardware-Efficient Multiply-Accumulate (MAC) Unit Based on Dual-Mode Truncation Error Compensation for CNNs
    Tang, Song-Nien
    Han, Yu-Shin
    IEEE ACCESS, 2020, 8 : 214716 - 214731
  • [18] A High-Throughput Multiply-Accumulate Unit With Long Feedback Loop Using Low-Voltage Rapid Single-Flux Quantum Circuits
    Nagaoka, Ikki
    Kashima, Ryota
    Ishida, Koki
    Tanaka, Masamitsu
    Yamashita, Taro
    Ono, Takatsugu
    Inoue, Koji
    Fujimaki, Akira
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (03)
  • [19] Area-Efficient digital filtering based on truncated multiply-accumulate units in residue number system 2n-1, 2n, 2n+1
    Lyakhov, P. A.
    JOURNAL OF KING SAUD UNIVERSITY-COMPUTER AND INFORMATION SCIENCES, 2023, 35 (06)