Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA

被引:0
|
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM) | 2015年
关键词
Energy Efficient Design; HSTL; IO Power; IO Standard; Vedic Multiplier;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This design is implemented on 90nm Virtex (4xc4vfx12), 65nm Virtex 5(xc5vlx20t2ff323), and 40nm Virtex 6(xc6vcx75t). I/O power is the major contributor in dynamic power dissipation in VLSI design. In this work, different I/O standard of HSTL (High Speed Transceiver Logic) is taken under consideration in order to find the most energy efficient I/O standard from I/O power perspective. I/O power is the sum total of power dissipation by both input and output port in any VLSI circuit design. Selection of I/O standard plays an important role in energy efficient design. I/O power was greater than leakage power when technology was not less than 90nm. But, from 65nm technology onward, leakage power dissipation starts dominating I/O power dissipation. There is 72-29 % and 65-28% decrease in I/O power dissipation on 90nm and 40nm respectively, when we are using HSTL_II, HSTL_II_ 18 and HSTL_II_DCI IO standard in place of HSTL_II_DCI_18.
引用
收藏
页码:1514 / 1518
页数:5
相关论文
共 50 条
  • [31] vFPIO: A Virtual I/O Abstraction for FPGA-accelerated I/O Devices
    Chen, Jiyang
    Unnibhavi, Harshavardhan
    Koshiba, Atsushi
    Bhatotia, Pramod
    PROCEEDINGS OF THE 2024 USENIX ANNUAL TECHNICAL CONFERENCE, ATC 2024, 2024, : 1167 - 1184
  • [32] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Swati Shetkar
    Sanjay Koli
    Sādhanā, 48
  • [33] POWER EFFICIENT IMPLEMENTATION OF ECC USING LCSLA BASED DUAL FIELD VEDIC MULTIPLIER
    Sengottaiyan, Senthil Kumar
    Subramaniam, Vadivel
    Thangavel, Yuvaraja
    Sekar, Karthick
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2023, 76 (12): : 1868 - 1875
  • [34] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Shetkar, Swati
    Koli, Sanjay
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2023, 48 (04):
  • [35] Design of energy efficient N-bit vedic multiplier for low power hardware architecture
    Sridevi, A.
    Sathiya, A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [36] I/O Staggering for Low-Power Jitter Reduction
    Sham, Kin-Joe
    Harjani, Ramesh
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 1075 - 1078
  • [37] Design of Energy-Efficient Random Access Memory Circuit Using Low-Voltage CMOS and High-Speed Transreceiver Logic-I I/O Standard on 28 nm FPGA
    Agrawal, Tarun
    Srivastava, Vivek
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 95 - 106
  • [38] Towards Power Efficient High Performance Packet I/O
    Li X.
    Cheng W.
    Zhang T.
    Ren F.
    Yang B.
    IEEE Transactions on Parallel and Distributed Systems, 2020, 31 (04) : 981 - 996
  • [39] SCSI - THE I/O STANDARD EVOLVES
    VANDYKE, B
    BYTE, 1990, 15 (11): : 187 - 191
  • [40] SSTL I/O Standard Based Green Communication Using Fibonacci Generator Design on Ultra Scale FPGA
    Nagah, Sumita
    Kaur, Ravinder
    Pandey, Bishwajeet
    Hussain, D. M. Akbar
    Kumar, Tanesh
    Chowdhry, B. S.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1519 - 1523