共 50 条
- [21] I/O Standard Based Power Optimized Processor Register Design on Ultra Scale FPGA 2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 172 - 177
- [22] High Efficient Modified MixColumns in Advanced Encryption Standard using Vedic Multiplier SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 462 - 466
- [23] Efficient Optical I/O in Standard SiPh Process 2019 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2019,
- [24] Design of Frame Buffer for 1 THz Energy Efficient Digital Image Processor based on HSL VDCI I/O Standard in FPGA 2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 286 - 290
- [25] HSTL IO standard based energy efficient FIR filter design on 28nm FPGA International Journal of Control and Automation, 2015, 8 (07): : 47 - 54
- [27] Implementation of MAC using Area Efficient and Reduced Delay Vedic Multiplier Targeted at FPGA Architectures 2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 238 - 242
- [29] Power Efficient High Performance Packet I/O PROCEEDINGS OF THE 47TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, 2018,
- [30] Energy-Efficient Mobile Network I/O 2018 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2018,