Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA

被引:0
|
作者
Goswami, Kavita [1 ]
Pandey, Bishwajeet [1 ]
机构
[1] Chitkara Univ, Rajpura, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM) | 2015年
关键词
Energy Efficient Design; HSTL; IO Power; IO Standard; Vedic Multiplier;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This design is implemented on 90nm Virtex (4xc4vfx12), 65nm Virtex 5(xc5vlx20t2ff323), and 40nm Virtex 6(xc6vcx75t). I/O power is the major contributor in dynamic power dissipation in VLSI design. In this work, different I/O standard of HSTL (High Speed Transceiver Logic) is taken under consideration in order to find the most energy efficient I/O standard from I/O power perspective. I/O power is the sum total of power dissipation by both input and output port in any VLSI circuit design. Selection of I/O standard plays an important role in energy efficient design. I/O power was greater than leakage power when technology was not less than 90nm. But, from 65nm technology onward, leakage power dissipation starts dominating I/O power dissipation. There is 72-29 % and 65-28% decrease in I/O power dissipation on 90nm and 40nm respectively, when we are using HSTL_II, HSTL_II_ 18 and HSTL_II_DCI IO standard in place of HSTL_II_DCI_18.
引用
收藏
页码:1514 / 1518
页数:5
相关论文
共 50 条
  • [21] I/O Standard Based Power Optimized Processor Register Design on Ultra Scale FPGA
    Singh, Prabhat Ranjan
    Pandey, Bishwajeet
    Kumar, Tanesh
    Das, Teerath
    2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 172 - 177
  • [22] High Efficient Modified MixColumns in Advanced Encryption Standard using Vedic Multiplier
    Kumar, M. Senthil
    Rajalakshmi, S.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 462 - 466
  • [23] Efficient Optical I/O in Standard SiPh Process
    Melikyan, Argishti
    Hu, Ting-Chen
    Kim, Kwangwoong
    Baeyens, Yves
    Earnshaw, Mark
    Dong, Po
    2019 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2019,
  • [24] Design of Frame Buffer for 1 THz Energy Efficient Digital Image Processor based on HSL VDCI I/O Standard in FPGA
    Saigal, Pooja
    Pandey, Bishwajeet
    Walia, Ekta
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 286 - 290
  • [25] HSTL IO standard based energy efficient FIR filter design on 28nm FPGA
    Madhok, Shivani
    Singh, Navdeep
    Kaur, Jasleen
    Nanda, Khyati
    Dabas, Sweety
    Dhankar, Minal
    International Journal of Control and Automation, 2015, 8 (07): : 47 - 54
  • [26] Power efficient multiplier using Vedic algorithm and self bias transistor technique
    Choudhary, Kuldeep
    Jadav, Sunil
    Tayal, Shubham
    Kaur, Preet
    Rai, Lalit
    Sharma, Rajneesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (11) : 2085 - 2099
  • [27] Implementation of MAC using Area Efficient and Reduced Delay Vedic Multiplier Targeted at FPGA Architectures
    Paldurai, K.
    Hariharan, K.
    Karthikeyan, G. C.
    Lakshmanan, K.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 238 - 242
  • [28] I/O STANDARD ISNT
    SCHATZ, W
    DATAMATION, 1982, 28 (04): : 71 - &
  • [29] Power Efficient High Performance Packet I/O
    Li, Xuesong
    Cheng, Wenxue
    Zhang, Tong
    Xie, Jing
    Ren, Fengyuan
    Yang, Bailong
    PROCEEDINGS OF THE 47TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, 2018,
  • [30] Energy-Efficient Mobile Network I/O
    Guner, Kemal
    Kosar, Tevfik
    2018 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2018,